mirror of
https://github.com/WangXuan95/FpOC.git
synced 2025-01-17 23:22:52 +08:00
update
This commit is contained in:
parent
7c5ef655f0
commit
fca7ab3fba
@ -3,7 +3,7 @@
|
||||
// Module : tb_swpwm
|
||||
// Type : simulation, top
|
||||
// Standard: SystemVerilog 2005 (IEEE1800-2005)
|
||||
// Function: testbench for swpwm.sv
|
||||
// Function: testbench for cartesian2polar.sv and swpwm.sv
|
||||
//--------------------------------------------------------------------------------------------------------
|
||||
|
||||
`timescale 1ps/1ps
|
||||
|
Loading…
x
Reference in New Issue
Block a user