// Copyright 2007 Altera Corporation. All rights reserved. // Altera products are protected under numerous U.S. and foreign patents, // maskwork rights, copyrights and other intellectual property laws. // // This reference design file, and your use thereof, is subject to and governed // by the terms and conditions of the applicable Altera Reference Design // License Agreement (either as signed by you or found at www.altera.com). By // using this reference design file, you indicate your acceptance of such terms // and conditions between you and Altera Corporation. In the event that you do // not agree with such terms and conditions, you may not use the reference // design file and please promptly destroy any copies you have made. // // This reference design file is being provided on an "as-is" basis and as an // accommodation and therefore all warranties, representations or guarantees of // any kind (whether express, implied or statutory) including, without // limitation, warranties of merchantability, non-infringement, or fitness for // a particular purpose, are specifically disclaimed. By making this reference // design file available, Altera expressly does not recommend, suggest or // require that this reference design file be used in combination with any // other product not provided by Altera. ///////////////////////////////////////////////////////////////////////////// // baeckler - 04-12-2006 //////////////////////////////////////////// // fixed signed, for testing //////////////////////////////////////////// module min_max_signed (clk,rst,a,b,min_ab,max_ab); parameter WIDTH = 8; input clk,rst; input signed [WIDTH-1:0] a; input signed [WIDTH-1:0] b; output signed [WIDTH-1:0] min_ab; output signed [WIDTH-1:0] max_ab; reg signed [WIDTH-1:0] min_ab; reg signed [WIDTH-1:0] max_ab; always @(posedge clk or posedge rst) begin if (rst) begin min_ab <= 0; max_ab <= 0; end else begin if (a