mirror of
https://github.com/pConst/basic_verilog.git
synced 2025-01-14 06:42:54 +08:00
85 lines
1.5 KiB
Systemverilog
85 lines
1.5 KiB
Systemverilog
//------------------------------------------------------------------------------
|
|
// edge_detect_tb.sv
|
|
// Konstantin Pavlov, pavlovconst@gmail.com
|
|
//------------------------------------------------------------------------------
|
|
|
|
// INFO ------------------------------------------------------------------------
|
|
//
|
|
|
|
`timescale 1ns / 1ps
|
|
|
|
module edge_detect_tb();
|
|
|
|
logic clk200;
|
|
initial begin
|
|
#0 clk200 = 1;
|
|
forever
|
|
#2.5 clk200 = ~clk200;
|
|
end
|
|
|
|
logic rst;
|
|
initial begin
|
|
#10.2 rst = 1;
|
|
#5 rst = 0;
|
|
//#10000;
|
|
forever begin
|
|
#9985 rst = ~rst;
|
|
#5 rst = ~rst;
|
|
end
|
|
end
|
|
|
|
logic nrst;
|
|
assign nrst = ~rst;
|
|
|
|
logic rst_once;
|
|
initial begin // initializing non-X data before PLL starts
|
|
#10.2 rst_once = 1;
|
|
#5 rst_once = 0;
|
|
end
|
|
initial begin
|
|
#510.2 rst_once = 1; // PLL starts at 500ns, clock appears, so doing the reset for modules
|
|
#5 rst_once = 0;
|
|
end
|
|
|
|
logic nrst_once;
|
|
assign nrst_once = ~rst_once;
|
|
|
|
logic [31:0] DerivedClocks;
|
|
ClkDivider #(
|
|
.WIDTH( 32 )
|
|
) CD1 (
|
|
.clk( clk200 ),
|
|
.nrst( nrst_once ),
|
|
.out( DerivedClocks[31:0] )
|
|
);
|
|
|
|
logic [15:0] RandomNumber1;
|
|
c_rand RNG1 (
|
|
.clk( clk200 ),
|
|
.rst( rst_once ),
|
|
.reseed( 1'b0 ),
|
|
.seed_val( DerivedClocks[31:0] ),
|
|
.out( RandomNumber1[15:0] )
|
|
);
|
|
|
|
logic start;
|
|
initial begin
|
|
#0 start = 1'b0;
|
|
#100.2 start = 1'b1;
|
|
#5 start = 1'b0;
|
|
end
|
|
|
|
// Module under test ==========================================================
|
|
|
|
edge_detect ED1[15:0] (
|
|
.clk( {16{clk200}} ),
|
|
.nrst( {16{nrst_once}} ),
|
|
.in( RandomNumber1[15:0] ),
|
|
.rising( ),
|
|
.falling( ),
|
|
.both( )
|
|
);
|
|
|
|
|
|
endmodule
|