1
0
mirror of https://github.com/pConst/basic_verilog.git synced 2025-01-28 07:02:55 +08:00
basic_verilog/Main_TB.v
2015-12-24 19:05:06 +03:00

68 lines
1.3 KiB
Verilog

//--------------------------------------------------------------------------------
// ***** project, 201512
// Main_TB.v
// Konstantin Pavlov, pavlovconst@gmail.com
//--------------------------------------------------------------------------------
// INFO --------------------------------------------------------------------------------
// Testbench template with basic clocking, periodic reset
// and random stimulus signals
`timescale 1ns / 1ps
module Main_tb();
reg clk200;
initial begin
#0 clk200 = 1;
forever
#2.5 clk200 = ~clk200;
end
reg rst;
initial begin
#10.2 rst = 1;
#5 rst = 0;
//#10000;
forever begin
#9985 rst = ~rst;
#5 rst = ~rst;
end
end
wire [31:0] DerivedClocks;
ClkDivider CD1 (
.clk(clk200),
.nrst(1'b1),
.out(DerivedClocks[31:0]));
defparam CD1.WIDTH = 32;
wire [15:0] RandomNumber1;
reg rst1;
initial begin
#10.2 rst1 = 1;
#5 rst1 = 0;
end
c_rand RNG1 (
.clk(clk200),
.rst(rst1),
.reseed(1'b0),
.seed_val(DerivedClocks[15:0]),
.out(RandomNumber1[15:0]));
reg start;
initial begin
#100.2 start = 1;
#5 start = 0;
end
wire out1,out2;
Main M( // module under test
TB_clk,~TB_clk,
TB_rst,
out1,out2 // for compiler not to remove logic
);
endmodule