mirror of
https://github.com/corundum/corundum.git
synced 2025-02-06 08:38:23 +08:00
26 lines
723 B
Markdown
26 lines
723 B
Markdown
|
# Verilog Ethernet ExaNIC X25 Example Design
|
||
|
|
||
|
## Introduction
|
||
|
|
||
|
This example design targets the Exablaze ExaNIC X25 FPGA board.
|
||
|
|
||
|
The design by default listens to UDP port 1234 at IP address 192.168.1.128 and
|
||
|
will echo back any packets received. The design will also respond correctly
|
||
|
to ARP requests.
|
||
|
|
||
|
FPGA: xcku3p-ffvb676-2-e
|
||
|
PHY: 10G BASE-R PHY IP core and internal GTY transceiver
|
||
|
|
||
|
## How to build
|
||
|
|
||
|
Run make to build. Ensure that the Xilinx Vivado toolchain components are
|
||
|
in PATH.
|
||
|
|
||
|
## How to test
|
||
|
|
||
|
Run make program to program the ExaNIC X25 board with Vivado. Then run
|
||
|
netcat -u 192.168.1.128 1234 to open a UDP connection to port 1234. Any text
|
||
|
entered into netcat will be echoed back after pressing enter.
|
||
|
|
||
|
|