2020-09-18 00:15:21 -07:00
|
|
|
# Verilog Ethernet ZCU102 Example Design
|
|
|
|
|
|
|
|
## Introduction
|
|
|
|
|
|
|
|
This example design targets the Xilinx ZCU102 FPGA board.
|
|
|
|
|
|
|
|
The design by default listens to UDP port 1234 at IP address 192.168.1.128 and
|
|
|
|
will echo back any packets received. The design will also respond correctly
|
|
|
|
to ARP requests.
|
|
|
|
|
2021-05-04 15:48:12 -07:00
|
|
|
* FPGA: xczu9eg-ffvb1156-2-e
|
|
|
|
* PHY: 10G BASE-R PHY IP core and internal GTY transceiver
|
2020-09-18 00:15:21 -07:00
|
|
|
|
|
|
|
## How to build
|
|
|
|
|
|
|
|
Run make to build. Ensure that the Xilinx Vivado toolchain components are
|
|
|
|
in PATH.
|
|
|
|
|
|
|
|
## How to test
|
|
|
|
|
|
|
|
Run make program to program the ZCU102 board with Vivado. Then run
|
|
|
|
|
2021-05-04 15:48:12 -07:00
|
|
|
netcat -u 192.168.1.128 1234
|
2020-09-18 00:15:21 -07:00
|
|
|
|
2021-05-04 15:48:12 -07:00
|
|
|
to open a UDP connection to port 1234. Any text entered into netcat will be
|
|
|
|
echoed back after pressing enter.
|
|
|
|
|
|
|
|
It is also possible to use hping to test the design by running
|
|
|
|
|
|
|
|
hping 192.168.1.128 -2 -p 1234 -d 1024
|