2019-08-19 15:59:57 -07:00
|
|
|
/*
|
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
Copyright 2019-2021, The Regents of the University of California.
|
2019-08-19 15:59:57 -07:00
|
|
|
All rights reserved.
|
|
|
|
|
|
|
|
Redistribution and use in source and binary forms, with or without
|
|
|
|
modification, are permitted provided that the following conditions are met:
|
|
|
|
|
|
|
|
1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
this list of conditions and the following disclaimer.
|
|
|
|
|
|
|
|
2. Redistributions in binary form must reproduce the above copyright notice,
|
|
|
|
this list of conditions and the following disclaimer in the documentation
|
|
|
|
and/or other materials provided with the distribution.
|
|
|
|
|
|
|
|
THIS SOFTWARE IS PROVIDED BY THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ''AS
|
|
|
|
IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
|
|
DISCLAIMED. IN NO EVENT SHALL THE REGENTS OF THE UNIVERSITY OF CALIFORNIA OR
|
|
|
|
CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
|
|
|
|
EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT
|
|
|
|
OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
|
|
|
|
IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
|
|
|
|
OF SUCH DAMAGE.
|
|
|
|
|
|
|
|
The views and conclusions contained in the software and documentation are those
|
|
|
|
of the authors and should not be interpreted as representing official policies,
|
|
|
|
either expressed or implied, of The Regents of the University of California.
|
|
|
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "mqnic.h"
|
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
int mqnic_create_port(struct mqnic_priv *priv, struct mqnic_port **port_ptr,
|
|
|
|
int index, u8 __iomem *hw_addr)
|
2019-08-19 15:59:57 -07:00
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
struct device *dev = priv->dev;
|
|
|
|
struct mqnic_port *port;
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
port = kzalloc(sizeof(*port), GFP_KERNEL);
|
|
|
|
if (!port) {
|
|
|
|
dev_err(dev, "Failed to allocate port");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
*port_ptr = port;
|
2019-11-01 16:34:14 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
port->dev = dev;
|
|
|
|
port->ndev = priv->ndev;
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
port->index = index;
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
port->tx_queue_count = priv->tx_queue_count;
|
2019-11-06 11:40:27 -08:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
port->hw_addr = hw_addr;
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
// read ID registers
|
|
|
|
port->port_id = ioread32(port->hw_addr + MQNIC_PORT_REG_PORT_ID);
|
|
|
|
dev_info(dev, "Port ID: 0x%08x", port->port_id);
|
|
|
|
port->port_features = ioread32(port->hw_addr + MQNIC_PORT_REG_PORT_FEATURES);
|
|
|
|
dev_info(dev, "Port features: 0x%08x", port->port_features);
|
|
|
|
port->port_mtu = ioread32(port->hw_addr + MQNIC_PORT_REG_PORT_MTU);
|
|
|
|
dev_info(dev, "Port MTU: %d", port->port_mtu);
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
port->sched_count = ioread32(port->hw_addr + MQNIC_PORT_REG_SCHED_COUNT);
|
|
|
|
dev_info(dev, "Scheduler count: %d", port->sched_count);
|
|
|
|
port->sched_offset = ioread32(port->hw_addr + MQNIC_PORT_REG_SCHED_OFFSET);
|
|
|
|
dev_info(dev, "Scheduler offset: 0x%08x", port->sched_offset);
|
|
|
|
port->sched_stride = ioread32(port->hw_addr + MQNIC_PORT_REG_SCHED_STRIDE);
|
|
|
|
dev_info(dev, "Scheduler stride: 0x%08x", port->sched_stride);
|
|
|
|
port->sched_type = ioread32(port->hw_addr + MQNIC_PORT_REG_SCHED_TYPE);
|
|
|
|
dev_info(dev, "Scheduler type: 0x%08x", port->sched_type);
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
mqnic_deactivate_port(port);
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
return 0;
|
2019-08-19 15:59:57 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
void mqnic_destroy_port(struct mqnic_priv *priv, struct mqnic_port **port_ptr)
|
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
struct mqnic_port *port = *port_ptr;
|
|
|
|
*port_ptr = NULL;
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
mqnic_deactivate_port(port);
|
2019-08-19 15:59:57 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
kfree(port);
|
2019-08-19 15:59:57 -07:00
|
|
|
}
|
|
|
|
|
2019-11-06 11:40:27 -08:00
|
|
|
int mqnic_activate_port(struct mqnic_port *port)
|
2019-08-19 18:25:13 -07:00
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
int k;
|
2019-11-01 16:34:14 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
// enable schedulers
|
|
|
|
iowrite32(0xffffffff, port->hw_addr + MQNIC_PORT_REG_SCHED_ENABLE);
|
2019-08-19 18:25:13 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
// enable queues
|
|
|
|
for (k = 0; k < port->tx_queue_count; k++)
|
|
|
|
iowrite32(3, port->hw_addr + port->sched_offset + k * 4);
|
2019-11-01 16:34:14 -07:00
|
|
|
|
2021-10-08 18:31:53 -07:00
|
|
|
return 0;
|
2019-08-19 18:25:13 -07:00
|
|
|
}
|
|
|
|
|
2019-11-06 11:40:27 -08:00
|
|
|
void mqnic_deactivate_port(struct mqnic_port *port)
|
2019-08-19 18:25:13 -07:00
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
// disable schedulers
|
|
|
|
iowrite32(0, port->hw_addr + MQNIC_PORT_REG_SCHED_ENABLE);
|
2019-08-19 18:25:13 -07:00
|
|
|
}
|
|
|
|
|
2019-12-06 14:15:16 -08:00
|
|
|
u32 mqnic_port_get_rss_mask(struct mqnic_port *port)
|
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
return ioread32(port->hw_addr + MQNIC_PORT_REG_RSS_MASK);
|
2019-12-06 14:15:16 -08:00
|
|
|
}
|
|
|
|
|
|
|
|
void mqnic_port_set_rss_mask(struct mqnic_port *port, u32 rss_mask)
|
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
iowrite32(rss_mask, port->hw_addr + MQNIC_PORT_REG_RSS_MASK);
|
2019-12-06 14:15:16 -08:00
|
|
|
}
|
|
|
|
|
2020-05-01 21:54:44 -07:00
|
|
|
u32 mqnic_port_get_tx_mtu(struct mqnic_port *port)
|
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
return ioread32(port->hw_addr + MQNIC_PORT_REG_TX_MTU);
|
2020-05-01 21:54:44 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
void mqnic_port_set_tx_mtu(struct mqnic_port *port, u32 mtu)
|
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
iowrite32(mtu, port->hw_addr + MQNIC_PORT_REG_TX_MTU);
|
2020-05-01 21:54:44 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
u32 mqnic_port_get_rx_mtu(struct mqnic_port *port)
|
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
return ioread32(port->hw_addr + MQNIC_PORT_REG_RX_MTU);
|
2020-05-01 21:54:44 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
void mqnic_port_set_rx_mtu(struct mqnic_port *port, u32 mtu)
|
|
|
|
{
|
2021-10-08 18:31:53 -07:00
|
|
|
iowrite32(mtu, port->hw_addr + MQNIC_PORT_REG_RX_MTU);
|
2020-05-01 21:54:44 -07:00
|
|
|
}
|