1
0
mirror of https://github.com/corundum/corundum.git synced 2025-01-30 08:32:52 +08:00

32 lines
808 B
Markdown
Raw Normal View History

2021-03-16 13:52:01 -07:00
# Verilog Ethernet Atlys Example Design
## Introduction
This example design targets the Digilent Atlys FPGA board.
The design by default listens to UDP port 1234 at IP address 192.168.1.128 and
will echo back any packets received. The design will also respond correctly
to ARP requests.
2021-05-04 15:48:12 -07:00
* FPGA: XC6SLX45CSG324-2
* PHY: Marvell 88E1111
2021-03-16 13:52:01 -07:00
## How to build
Run make to build. Ensure that the Xilinx ISE toolchain components are
in PATH.
## How to test
Run make program to program the Atlys board with the Digilent command line
2021-05-04 15:48:12 -07:00
tools. Then run
2021-03-16 13:52:01 -07:00
2021-05-04 15:48:12 -07:00
netcat -u 192.168.1.128 1234
2021-03-16 13:52:01 -07:00
2021-05-04 15:48:12 -07:00
to open a UDP connection to port 1234. Any text entered into netcat will be
echoed back after pressing enter.
It is also possible to use hping to test the design by running
hping 192.168.1.128 -2 -p 1234 -d 1024