mirror of
https://github.com/corundum/corundum.git
synced 2025-01-30 08:32:52 +08:00
fpga/mqnic: Add missing DRP frequency parameters
Signed-off-by: Alex Forencich <alex@alexforencich.com>
This commit is contained in:
parent
3a7343ec6d
commit
08f49d7e17
@ -963,6 +963,7 @@ qsfp1_sync_reset_inst (
|
||||
);
|
||||
|
||||
cmac_gty_wrapper #(
|
||||
.DRP_CLK_FREQ_HZ(125000000),
|
||||
.AXIS_DATA_WIDTH(AXIS_ETH_DATA_WIDTH),
|
||||
.AXIS_KEEP_WIDTH(AXIS_ETH_KEEP_WIDTH),
|
||||
.TX_SERDES_PIPELINE(0),
|
||||
|
@ -1357,6 +1357,7 @@ qsfp1_sync_reset_inst (
|
||||
);
|
||||
|
||||
cmac_gty_wrapper #(
|
||||
.DRP_CLK_FREQ_HZ(125000000),
|
||||
.AXIS_DATA_WIDTH(AXIS_ETH_DATA_WIDTH),
|
||||
.AXIS_KEEP_WIDTH(AXIS_ETH_KEEP_WIDTH),
|
||||
.TX_SERDES_PIPELINE(0),
|
||||
|
@ -1236,6 +1236,7 @@ qsfp1_sync_reset_inst (
|
||||
);
|
||||
|
||||
cmac_gty_wrapper #(
|
||||
.DRP_CLK_FREQ_HZ(125000000),
|
||||
.AXIS_DATA_WIDTH(AXIS_ETH_DATA_WIDTH),
|
||||
.AXIS_KEEP_WIDTH(AXIS_ETH_KEEP_WIDTH),
|
||||
.TX_SERDES_PIPELINE(0),
|
||||
|
Loading…
x
Reference in New Issue
Block a user