1
0
mirror of https://github.com/corundum/corundum.git synced 2025-01-30 08:32:52 +08:00

Fix user_clk_frequency setting in testbenches

This commit is contained in:
Alex Forencich 2020-10-12 23:05:28 -07:00
parent d22d3e8bd1
commit 5546e40812
12 changed files with 12 additions and 12 deletions

View File

@ -147,7 +147,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 8
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -151,7 +151,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 16
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -151,7 +151,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 16
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -144,7 +144,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 16
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -144,7 +144,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 16
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -147,7 +147,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 8
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -147,7 +147,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 8
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -146,7 +146,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 8
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -151,7 +151,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 8
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -151,7 +151,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 16
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -151,7 +151,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 4
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5

View File

@ -148,7 +148,7 @@ def bench():
dev.pcie_generation = 3
dev.pcie_link_width = 16
dev.user_clock_frequency = 256e6
dev.user_clk_frequency = 250e6
dev.functions[0].msi_multiple_message_capable = 5