From ec17500a66b454761c9ef7d9211824d2ec098669 Mon Sep 17 00:00:00 2001 From: Alex Forencich Date: Thu, 21 Jul 2022 18:49:35 -0700 Subject: [PATCH] Add 100G mqnic design for DE10-Agilex Signed-off-by: Alex Forencich --- docs/source/devicelist.rst | 1 + fpga/mqnic/DE10_Agilex/fpga_100g/README.md | 18 + fpga/mqnic/DE10_Agilex/fpga_100g/app | 1 + .../fpga_100g/common/quartus_pro.mk | 188 ++ fpga/mqnic/DE10_Agilex/fpga_100g/fpga.qsf | 1578 ++++++++++++ fpga/mqnic/DE10_Agilex/fpga_100g/fpga.sdc | 85 + .../DE10_Agilex/fpga_100g/fpga_24AR0/Makefile | 129 + .../fpga_100g/fpga_24AR0/config.tcl | 242 ++ .../DE10_Agilex/fpga_100g/fpga_24B/Makefile | 129 + .../DE10_Agilex/fpga_100g/fpga_24B/config.tcl | 242 ++ .../mqnic/DE10_Agilex/fpga_100g/ip/mac_02.tcl | 285 ++ .../mqnic/DE10_Agilex/fpga_100g/ip/mac_13.tcl | 285 ++ fpga/mqnic/DE10_Agilex/fpga_100g/ip/pcie.tcl | 2294 +++++++++++++++++ .../fpga_100g/ip/reset_release.tcl | 52 + fpga/mqnic/DE10_Agilex/fpga_100g/lib | 1 + fpga/mqnic/DE10_Agilex/fpga_100g/rtl/common | 1 + .../fpga_100g/rtl/debounce_switch.v | 93 + .../fpga_100g/rtl/eth_mac_dual_wrapper.v | 539 ++++ fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga.v | 1041 ++++++++ .../DE10_Agilex/fpga_100g/rtl/fpga_core.v | 1057 ++++++++ .../DE10_Agilex/fpga_100g/rtl/sync_signal.v | 62 + .../DE10_Agilex/fpga_100g/rtl/xcvr_ctrl.v | 268 ++ .../fpga_100g/tb/fpga_core/Makefile | 457 ++++ .../fpga_100g/tb/fpga_core/mqnic.py | 1 + .../fpga_100g/tb/fpga_core/test_fpga_core.py | 867 +++++++ 25 files changed, 9916 insertions(+) create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/README.md create mode 120000 fpga/mqnic/DE10_Agilex/fpga_100g/app create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/common/quartus_pro.mk create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/fpga.qsf create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/fpga.sdc create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24AR0/Makefile create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24AR0/config.tcl create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24B/Makefile create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24B/config.tcl create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/ip/mac_02.tcl create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/ip/mac_13.tcl create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/ip/pcie.tcl create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/ip/reset_release.tcl create mode 120000 fpga/mqnic/DE10_Agilex/fpga_100g/lib create mode 120000 fpga/mqnic/DE10_Agilex/fpga_100g/rtl/common create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/rtl/debounce_switch.v create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/rtl/eth_mac_dual_wrapper.v create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga.v create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga_core.v create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/rtl/sync_signal.v create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/rtl/xcvr_ctrl.v create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/Makefile create mode 120000 fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/mqnic.py create mode 100644 fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/test_fpga_core.py diff --git a/docs/source/devicelist.rst b/docs/source/devicelist.rst index 1636847d4..2c87cb097 100644 --- a/docs/source/devicelist.rst +++ b/docs/source/devicelist.rst @@ -135,6 +135,7 @@ This section details PCIe form-factor targets, which interface with a separate h DK-DEV-1SMC-H-A mqnic/fpga_10g/fpga_1sm21c 2x1 256/1K 10G RR DE10-Agilex mqnic/fpga_25g/fpga 2x1 256/1K 25G RR DE10-Agilex mqnic/fpga_25g/fpga_10g 2x1 256/1K 10G RR + DE10-Agilex mqnic/fpga_100g/fpga 2x1 256/1K 100G RR Alveo U50 mqnic/fpga_25g/fpga 1x1 256/8K 25G RR Alveo U50 mqnic/fpga_25g/fpga_10g 1x1 256/8K 10G RR Alveo U50 mqnic/fpga_100g/fpga 1x1 256/8K 100G RR diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/README.md b/fpga/mqnic/DE10_Agilex/fpga_100g/README.md new file mode 100644 index 000000000..bd53d1a96 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/README.md @@ -0,0 +1,18 @@ +# Corundum mqnic for DE10-Agilex + +## Introduction + +This design targets the Terasic DE10-Agilex FPGA development board. + +* FPGA: AGFB014R24B2E2V +* PHY: E-Tile + +## How to build + +Run make to build. Ensure that the Intel Quartus Prime Pro toolchain components are in PATH. + +Run make to build the driver. Ensure the headers for the running kernel are installed, otherwise the driver cannot be compiled. + +## How to test + +Run make program to program the DE10-Agilex board with the Intel software. Then load the driver with insmod mqnic.ko. Check dmesg for output from driver initialization. diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/app b/fpga/mqnic/DE10_Agilex/fpga_100g/app new file mode 120000 index 000000000..4d46690fb --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/app @@ -0,0 +1 @@ +../../../app/ \ No newline at end of file diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/common/quartus_pro.mk b/fpga/mqnic/DE10_Agilex/fpga_100g/common/quartus_pro.mk new file mode 100644 index 000000000..f9a9fdccd --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/common/quartus_pro.mk @@ -0,0 +1,188 @@ +################################################################### +# +# Makefile for Intel Quartus Prime Pro +# +# Alex Forencich +# +################################################################### +# +# Parameters: +# FPGA_TOP - Top module name +# FPGA_FAMILY - FPGA family (e.g. Stratix 10 DX) +# FPGA_DEVICE - FPGA device (e.g. 1SD280PT2F55E1VG) +# SYN_FILES - space-separated list of source files +# IP_FILES - space-separated list of IP files +# IP_TCL_FILES - space-separated list of TCL files for qsys-script +# QSF_FILES - space-separated list of settings files +# SDC_FILES - space-separated list of timing constraint files +# +# Example: +# +# FPGA_TOP = fpga +# FPGA_FAMILY = "Stratix 10 DX" +# FPGA_DEVICE = 1SD280PT2F55E1VG +# SYN_FILES = rtl/fpga.v +# QSF_FILES = fpga.qsf +# SDC_FILES = fpga.sdc +# include ../common/quartus_pro.mk +# +################################################################### + +# phony targets +.PHONY: clean fpga + +# output files to hang on to +.PRECIOUS: %.sof %.ipregen.rpt %.syn.rpt %.fit.rpt %.asm.rpt %.sta.rpt +.SECONDARY: + +# any project specific settings +CONFIG ?= config.mk +-include ../$(CONFIG) + +SYN_FILES_REL = $(patsubst %, ../%, $(filter-out /% ./%,$(SYN_FILES))) $(filter /% ./%,$(SYN_FILES)) + +IP_FILES_REL = $(patsubst %, ../%, $(IP_FILES)) +IP_FILES_INT = $(patsubst %, ip/%, $(notdir $(IP_FILES))) + +IP_TCL_FILES_REL = $(patsubst %, ../%, $(IP_TCL_FILES)) +IP_TCL_FILES_INT = $(patsubst %, ip/%, $(notdir $(IP_TCL_FILES))) +IP_TCL_FILES_IP_INT = $(patsubst %.tcl, ip/%.ip, $(notdir $(IP_TCL_FILES))) + +CONFIG_TCL_FILES_REL = $(patsubst %, ../%, $(filter-out /% ./%,$(CONFIG_TCL_FILES))) $(filter /% ./%,$(CONFIG_TCL_FILES)) + +ifdef QSF_FILES + QSF_FILES_REL = $(patsubst %, ../%, $(filter-out /% ./%,$(QSF_FILES))) $(filter /% ./%,$(QSF_FILES)) +else + QSF_FILES_REL = ../$(FPGA_TOP).qsf +endif + +SDC_FILES_REL = $(patsubst %, ../%, $(SDC_FILES)) + +ASSIGNMENT_FILES = $(FPGA_TOP).qpf $(FPGA_TOP).qsf + +################################################################### +# Main Targets +# +# all: build everything +# clean: remove output files and database +################################################################### + +all: fpga + +fpga: $(FPGA_TOP).sof + +quartus: $(FPGA_TOP).qpf + quartus $(FPGA_TOP).qpf + +tmpclean:: + -rm -rf defines.v + -rm -rf *.rpt *.summary *.done *.smsg *.chg smart.log *.htm *.eqn *.pin *.qsf *.qpf *.sld *.txt *.qws *.stp + -rm -rf ip db qdb incremental_db reconfig_mif tmp-clearbox synth_dumps .qsys_edit + -rm -rf create_project.tcl update_config.tcl update_ip_*.tcl + +clean:: tmpclean + -rm -rf *.sof *.pof *.jdi *.jic *.map + +distclean:: clean + -rm -rf rev + +syn: smart.log output_files/$(PROJECT).syn.rpt +fit: smart.log output_files/$(PROJECT).fit.rpt +asm: smart.log output_files/$(PROJECT).asm.rpt +sta: smart.log output_files/$(PROJECT).sta.rpt +smart: smart.log + +################################################################### +# Executable Configuration +################################################################### + +IP_ARGS = --run_default_mode_op +SYN_ARGS = --read_settings_files=on --write_settings_files=off +FIT_ARGS = --read_settings_files=on --write_settings_files=off +ASM_ARGS = --read_settings_files=on --write_settings_files=off +STA_ARGS = + +################################################################### +# Target implementations +################################################################### + +STAMP = echo done > + +define COPY_IP_RULE +$(patsubst %, ip/%, $(notdir $(1))): $(1) + @mkdir -p ip + @cp -pv $(1) ip/ +endef +$(foreach l,$(IP_FILES_REL) $(IP_TCL_FILES_REL),$(eval $(call COPY_IP_RULE,$(l)))) + +define TCL_IP_GEN_RULE +$(patsubst %.tcl,%.ip,$(1)): $(1) + cd ip && rm -f $(patsubst %.tcl,%,$(notdir $(1))).{qpf,qsf} + cd ip && qsys-script --script=$(notdir $(1)) +endef +$(foreach l,$(IP_TCL_FILES_INT),$(eval $(call TCL_IP_GEN_RULE,$(l)))) + +%.ipregen.rpt: $(FPGA_TOP).qpf $(IP_FILES_INT) $(IP_TCL_FILES_IP_INT) + quartus_ipgenerate $(IP_ARGS) $(FPGA_TOP) + +%.syn.rpt: syn.chg %.ipregen.rpt $(SYN_FILES_REL) + quartus_syn $(SYN_ARGS) $(FPGA_TOP) + +%.fit.rpt: fit.chg %.syn.rpt $(SDC_FILES_REL) + quartus_fit $(FIT_ARGS) $(FPGA_TOP) + +%.sta.rpt: sta.chg %.fit.rpt + quartus_sta $(STA_ARGS) $(FPGA_TOP) + +%.asm.rpt: asm.chg %.sta.rpt + quartus_asm $(ASM_ARGS) $(FPGA_TOP) + mkdir -p rev + EXT=sof; COUNT=100; \ + while [ -e rev/$*_rev$$COUNT.$$EXT ]; \ + do let COUNT=COUNT+1; done; \ + cp $*.$$EXT rev/$*_rev$$COUNT.$$EXT; \ + echo "Output: rev/$*_rev$$COUNT.$$EXT"; + +%.sof: smart.log %.asm.rpt + + +smart.log: $(ASSIGNMENT_FILES) + quartus_sh --determine_smart_action $(FPGA_TOP) > smart.log + +################################################################### +# Project initialization +################################################################### + +create_project.tcl: Makefile $(QSF_FILES_REL) | $(IP_FILES_INT) $(IP_TCL_FILES_IP_INT) + rm -f update_config.tcl + echo "project_new $(FPGA_TOP) -overwrite" > $@ + echo "set_global_assignment -name FAMILY \"$(FPGA_FAMILY)\"" >> $@ + echo "set_global_assignment -name DEVICE \"$(FPGA_DEVICE)\"" >> $@ + for x in $(SYN_FILES_REL) $(IP_FILES_INT) $(IP_TCL_FILES_IP_INT); do \ + case $${x##*.} in \ + v|V) echo set_global_assignment -name VERILOG_FILE "$$x" >> $@ ;;\ + vhd|VHD) echo set_global_assignment -name VHDL_FILE "$$x" >> $@ ;;\ + qip|QIP) echo set_global_assignment -name QIP_FILE "$$x" >> $@ ;;\ + ip|IP) echo set_global_assignment -name IP_FILE "$$x" >> $@ ;;\ + *) echo set_global_assignment -name SOURCE_FILE "$$x" >> $@ ;;\ + esac; \ + done + for x in $(SDC_FILES_REL); do echo set_global_assignment -name SDC_FILE "$$x" >> $@; done + for x in $(QSF_FILES_REL); do echo source "$$x" >> $@; done + +update_config.tcl: $(CONFIG_TCL_FILES_REL) $(SYN_FILES_REL) + echo "project_open $(FPGA_TOP)" > $@ + for x in $(CONFIG_TCL_FILES_REL); do echo source "$$x" >> $@; done + +$(ASSIGNMENT_FILES): create_project.tcl update_config.tcl + for x in $?; do quartus_sh -t "$$x"; done + touch -c $(ASSIGNMENT_FILES) + +syn.chg: + $(STAMP) syn.chg +fit.chg: + $(STAMP) fit.chg +sta.chg: + $(STAMP) sta.chg +asm.chg: + $(STAMP) asm.chg diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/fpga.qsf b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga.qsf new file mode 100644 index 000000000..dbee88f79 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga.qsf @@ -0,0 +1,1578 @@ +# I/O constraints for the Terasic DE10-Agilex FPGA development board +# part: AGFB014R24B2E2V + +set_global_assignment -name USE_CONF_DONE SDM_IO16 + +set_global_assignment -name VID_OPERATION_MODE "PMBUS MASTER" +set_global_assignment -name USE_PWRMGT_SCL SDM_IO0 +set_global_assignment -name USE_PWRMGT_SDA SDM_IO12 +set_global_assignment -name PWRMGT_BUS_SPEED_MODE "400 KHZ" +set_global_assignment -name PWRMGT_SLAVE_DEVICE_TYPE OTHER +set_global_assignment -name PWRMGT_SLAVE_DEVICE0_ADDRESS 4F +set_global_assignment -name PWRMGT_PAGE_COMMAND_ENABLE ON + +set_global_assignment -name STRATIXV_CONFIGURATION_SCHEME "AVST X16" +set_global_assignment -name ACTIVE_SERIAL_CLOCK AS_FREQ_100MHZ +set_global_assignment -name DEVICE_INITIALIZATION_CLOCK OSC_CLK_1_125MHZ + +set_global_assignment -name PRESERVE_UNUSED_XCVR_CHANNEL ON + +# Clock and reset +set_location_assignment PIN_CU50 -to clk_100_b2a +set_location_assignment PIN_CU24 -to clk_30m72 +set_location_assignment PIN_G52 -to clk_50_b3a +set_location_assignment PIN_G26 -to clk_50_b3c + +set_location_assignment PIN_DC22 -to clk_from_si5397a_p[0] +set_location_assignment PIN_A24 -to clk_from_si5397a_p[1] +set_location_assignment PIN_CU26 -to clk_to_si5397a_p[0] +set_location_assignment PIN_CU28 -to clk_to_si5397a_p[1] + +set_location_assignment PIN_DC52 -to ufl_clkin + +set_instance_assignment -name IO_STANDARD "True Differential Signaling" -to clk_100_b2a +set_instance_assignment -name IO_STANDARD "1.2 V" -to clk_30m72 +set_instance_assignment -name IO_STANDARD "1.2 V" -to clk_50_b3a +set_instance_assignment -name IO_STANDARD "1.2 V" -to clk_50_b3c + +set_instance_assignment -name IO_STANDARD "True Differential Signaling" -to clk_from_si5397a_p[0] +set_instance_assignment -name IO_STANDARD "True Differential Signaling" -to clk_from_si5397a_p[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to clk_to_si5397a_p[0] +set_instance_assignment -name OUTPUT_TERMINATION "SERIES 34 OHM WITHOUT CALIBRATION" -to clk_to_si5397a_p[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to clk_to_si5397a_p[1] +set_instance_assignment -name OUTPUT_TERMINATION "SERIES 34 OHM WITHOUT CALIBRATION" -to clk_to_si5397a_p[1] + +set_instance_assignment -name IO_STANDARD "1.2 V" -to ufl_clkin + +# Switches, buttons, LEDs +set_location_assignment PIN_G56 -to cpu_reset_n +set_location_assignment PIN_J54 -to button[0] +set_location_assignment PIN_G54 -to button[1] + +set_location_assignment PIN_H51 -to sw[0] +set_location_assignment PIN_F51 -to sw[1] + +set_location_assignment PIN_CR54 -to led[0] +set_location_assignment PIN_DB57 -to led[1] +set_location_assignment PIN_CY57 -to led[2] +set_location_assignment PIN_CU52 -to led[3] + +set_location_assignment PIN_CT57 -to led_bracket[0] +set_location_assignment PIN_CV55 -to led_bracket[1] +set_location_assignment PIN_CR56 -to led_bracket[2] +set_location_assignment PIN_CU56 -to led_bracket[3] + +set_instance_assignment -name IO_STANDARD "1.2 V" -to cpu_reset_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to button[0] +set_instance_assignment -name IO_STANDARD "1.2 V" -to button[1] + +set_instance_assignment -name IO_STANDARD "1.2 V" -to sw[0] +set_instance_assignment -name IO_STANDARD "1.2 V" -to sw[1] + +set_instance_assignment -name IO_STANDARD "1.2 V" -to led[0] +set_instance_assignment -name IO_STANDARD "1.2 V" -to led[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to led[2] +set_instance_assignment -name IO_STANDARD "1.2 V" -to led[3] + +set_instance_assignment -name IO_STANDARD "1.2 V" -to led_bracket[0] +set_instance_assignment -name IO_STANDARD "1.2 V" -to led_bracket[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to led_bracket[2] +set_instance_assignment -name IO_STANDARD "1.2 V" -to led_bracket[3] + +set_location_assignment PIN_CY21 -to gpio_p[0] +set_location_assignment PIN_CT25 -to gpio_p[1] +set_location_assignment PIN_CT17 -to gpio_p[2] +set_location_assignment PIN_DC20 -to gpio_p[3] +set_location_assignment PIN_CV27 -to gpio_clk[0] +set_location_assignment PIN_CR24 -to gpio_clk[1] + +set_instance_assignment -name IO_STANDARD "1.2 V" -to gpio_clk[0] +set_instance_assignment -name IO_STANDARD "1.2 V" -to gpio_clk[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to gpio_p[0] +set_instance_assignment -name IO_STANDARD "1.2 V" -to gpio_p[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to gpio_p[2] +set_instance_assignment -name IO_STANDARD "1.2 V" -to gpio_p[3] + +set_location_assignment PIN_A20 -to exp_en + +set_instance_assignment -name IO_STANDARD "1.2 V" -to exp_en + +# UART +set_location_assignment PIN_D23 -to ag_uart_tx +set_location_assignment PIN_A22 -to ag_uart_rx +set_location_assignment PIN_B23 -to ag_uart_cts +set_location_assignment PIN_C22 -to ag_uart_rts + +set_instance_assignment -name IO_STANDARD "1.2 V" -to ag_uart_tx +set_instance_assignment -name IO_STANDARD "1.2 V" -to ag_uart_rx +set_instance_assignment -name IO_STANDARD "1.2 V" -to ag_uart_cts +set_instance_assignment -name IO_STANDARD "1.2 V" -to ag_uart_rts + +# MAX10 BMC +set_location_assignment PIN_CU18 -to info_spi_sclk +set_location_assignment PIN_CV29 -to info_spi_miso +set_location_assignment PIN_CV17 -to info_spi_mosi +set_location_assignment PIN_CR18 -to info_spi_cs_n + +set_instance_assignment -name IO_STANDARD "1.2 V" -to info_spi_sclk +set_instance_assignment -name IO_STANDARD "1.2 V" -to info_spi_miso +set_instance_assignment -name IO_STANDARD "1.2 V" -to info_spi_mosi +set_instance_assignment -name IO_STANDARD "1.2 V" -to info_spi_cs_n + +# QSPI +set_location_assignment PIN_CT53 -to qspi_clk +set_location_assignment PIN_CT55 -to qspi_data[0] +set_location_assignment PIN_CV57 -to qspi_data[1] +set_location_assignment PIN_DC56 -to qspi_data[2] +set_location_assignment PIN_DA56 -to qspi_data[3] +set_location_assignment PIN_CV53 -to qspi_ncso + +set_instance_assignment -name IO_STANDARD "1.2 V" -to qspi_clk +set_instance_assignment -name IO_STANDARD "1.2 V" -to qspi_data[0] +set_instance_assignment -name IO_STANDARD "1.2 V" -to qspi_data[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to qspi_data[2] +set_instance_assignment -name IO_STANDARD "1.2 V" -to qspi_data[3] +set_instance_assignment -name IO_STANDARD "1.2 V" -to qspi_ncso + +# SI5397A +set_location_assignment PIN_CV47 -to si5397a_i2c_scl +set_location_assignment PIN_CR46 -to si5397a_i2c_sda +set_location_assignment PIN_CT19 -to si5397a_lol_a_n +set_location_assignment PIN_CV21 -to si5397a_lol_b_n +set_location_assignment PIN_DB17 -to si5397a_lol_c_n +set_location_assignment PIN_CT27 -to si5397a_lol_d_n +set_location_assignment PIN_CV19 -to si5397a_los_xaxb_n +set_location_assignment PIN_CT45 -to si5397a_oe_n +set_location_assignment PIN_CU46 -to si5397a_rst_n + +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_i2c_scl +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_i2c_sda +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_lol_a_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_lol_b_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_lol_c_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_lol_d_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_los_xaxb_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_oe_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_rst_n + +# PCIe +set_location_assignment PIN_BP55 -to pcie_tx_p[0] ;# GXPL10A_TX_CH0P +set_location_assignment PIN_BN52 -to pcie_tx_p[1] ;# GXPL10A_TX_CH1P +set_location_assignment PIN_BK55 -to pcie_tx_p[2] ;# GXPL10A_TX_CH2P +set_location_assignment PIN_BJ52 -to pcie_tx_p[3] ;# GXPL10A_TX_CH3P +set_location_assignment PIN_BF55 -to pcie_tx_p[4] ;# GXPL10A_TX_CH4P +set_location_assignment PIN_BE52 -to pcie_tx_p[5] ;# GXPL10A_TX_CH5P +set_location_assignment PIN_BB55 -to pcie_tx_p[6] ;# GXPL10A_TX_CH6P +set_location_assignment PIN_BA52 -to pcie_tx_p[7] ;# GXPL10A_TX_CH7P +set_location_assignment PIN_AV55 -to pcie_tx_p[8] ;# GXPL10A_TX_CH8P +set_location_assignment PIN_AU52 -to pcie_tx_p[9] ;# GXPL10A_TX_CH9P +set_location_assignment PIN_AP55 -to pcie_tx_p[10] ;# GXPL10A_TX_CH10P +set_location_assignment PIN_AN52 -to pcie_tx_p[11] ;# GXPL10A_TX_CH11P +set_location_assignment PIN_AK55 -to pcie_tx_p[12] ;# GXPL10A_TX_CH12P +set_location_assignment PIN_AJ52 -to pcie_tx_p[13] ;# GXPL10A_TX_CH13P +set_location_assignment PIN_AF55 -to pcie_tx_p[14] ;# GXPL10A_TX_CH14P +set_location_assignment PIN_AE52 -to pcie_tx_p[15] ;# GXPL10A_TX_CH15P +set_location_assignment PIN_BR56 -to pcie_tx_n[0] ;# GXPL10A_TX_CH0N +set_location_assignment PIN_BM53 -to pcie_tx_n[1] ;# GXPL10A_TX_CH1N +set_location_assignment PIN_BL56 -to pcie_tx_n[2] ;# GXPL10A_TX_CH2N +set_location_assignment PIN_BH53 -to pcie_tx_n[3] ;# GXPL10A_TX_CH3N +set_location_assignment PIN_BG56 -to pcie_tx_n[4] ;# GXPL10A_TX_CH4N +set_location_assignment PIN_BD53 -to pcie_tx_n[5] ;# GXPL10A_TX_CH5N +set_location_assignment PIN_BC56 -to pcie_tx_n[6] ;# GXPL10A_TX_CH6N +set_location_assignment PIN_AY53 -to pcie_tx_n[7] ;# GXPL10A_TX_CH7N +set_location_assignment PIN_AW56 -to pcie_tx_n[8] ;# GXPL10A_TX_CH8N +set_location_assignment PIN_AT53 -to pcie_tx_n[9] ;# GXPL10A_TX_CH9N +set_location_assignment PIN_AR56 -to pcie_tx_n[10] ;# GXPL10A_TX_CH10N +set_location_assignment PIN_AM53 -to pcie_tx_n[11] ;# GXPL10A_TX_CH11N +set_location_assignment PIN_AL56 -to pcie_tx_n[12] ;# GXPL10A_TX_CH12N +set_location_assignment PIN_AH53 -to pcie_tx_n[13] ;# GXPL10A_TX_CH13N +set_location_assignment PIN_AG56 -to pcie_tx_n[14] ;# GXPL10A_TX_CH14N +set_location_assignment PIN_AD53 -to pcie_tx_n[15] ;# GXPL10A_TX_CH15N +set_location_assignment PIN_BP61 -to pcie_rx_p[0] ;# GXPL10A_RX_CH0P +set_location_assignment PIN_BN58 -to pcie_rx_p[1] ;# GXPL10A_RX_CH1P +set_location_assignment PIN_BK61 -to pcie_rx_p[2] ;# GXPL10A_RX_CH2P +set_location_assignment PIN_BJ58 -to pcie_rx_p[3] ;# GXPL10A_RX_CH3P +set_location_assignment PIN_BF61 -to pcie_rx_p[4] ;# GXPL10A_RX_CH4P +set_location_assignment PIN_BE58 -to pcie_rx_p[5] ;# GXPL10A_RX_CH5P +set_location_assignment PIN_BB61 -to pcie_rx_p[6] ;# GXPL10A_RX_CH6P +set_location_assignment PIN_BA58 -to pcie_rx_p[7] ;# GXPL10A_RX_CH7P +set_location_assignment PIN_AV61 -to pcie_rx_p[8] ;# GXPL10A_RX_CH8P +set_location_assignment PIN_AU58 -to pcie_rx_p[9] ;# GXPL10A_RX_CH9P +set_location_assignment PIN_AP61 -to pcie_rx_p[10] ;# GXPL10A_RX_CH10P +set_location_assignment PIN_AN58 -to pcie_rx_p[11] ;# GXPL10A_RX_CH11P +set_location_assignment PIN_AK61 -to pcie_rx_p[12] ;# GXPL10A_RX_CH12P +set_location_assignment PIN_AJ58 -to pcie_rx_p[13] ;# GXPL10A_RX_CH13P +set_location_assignment PIN_AF61 -to pcie_rx_p[14] ;# GXPL10A_RX_CH14P +set_location_assignment PIN_AE58 -to pcie_rx_p[15] ;# GXPL10A_RX_CH15P +set_location_assignment PIN_BR62 -to pcie_rx_n[0] ;# GXPL10A_RX_CH0N +set_location_assignment PIN_BM59 -to pcie_rx_n[1] ;# GXPL10A_RX_CH1N +set_location_assignment PIN_BL62 -to pcie_rx_n[2] ;# GXPL10A_RX_CH2N +set_location_assignment PIN_BH59 -to pcie_rx_n[3] ;# GXPL10A_RX_CH3N +set_location_assignment PIN_BG62 -to pcie_rx_n[4] ;# GXPL10A_RX_CH4N +set_location_assignment PIN_BD59 -to pcie_rx_n[5] ;# GXPL10A_RX_CH5N +set_location_assignment PIN_BC62 -to pcie_rx_n[6] ;# GXPL10A_RX_CH6N +set_location_assignment PIN_AY59 -to pcie_rx_n[7] ;# GXPL10A_RX_CH7N +set_location_assignment PIN_AW62 -to pcie_rx_n[8] ;# GXPL10A_RX_CH8N +set_location_assignment PIN_AT59 -to pcie_rx_n[9] ;# GXPL10A_RX_CH9N +set_location_assignment PIN_AR62 -to pcie_rx_n[10] ;# GXPL10A_RX_CH10N +set_location_assignment PIN_AM59 -to pcie_rx_n[11] ;# GXPL10A_RX_CH11N +set_location_assignment PIN_AL62 -to pcie_rx_n[12] ;# GXPL10A_RX_CH12N +set_location_assignment PIN_AH59 -to pcie_rx_n[13] ;# GXPL10A_RX_CH13N +set_location_assignment PIN_AG62 -to pcie_rx_n[14] ;# GXPL10A_RX_CH14N +set_location_assignment PIN_AD59 -to pcie_rx_n[15] ;# GXPL10A_RX_CH15N +set_location_assignment PIN_AJ48 -to pcie_refclk_p[0] ;# REFCLK_GXPL10A_CH0P +set_location_assignment PIN_AE48 -to pcie_refclk_p[1] ;# REFCLK_GXPL10A_CH2P +set_location_assignment PIN_BU58 -to pcie_perst_n ;# I_PIN_PERST_N_U10_P + +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[0] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[1] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[2] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[3] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[4] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[5] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[6] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[7] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[8] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[9] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[10] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[11] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[12] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[13] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[14] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_p[15] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[0] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[1] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[2] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[3] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[4] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[5] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[6] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[7] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[8] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[9] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[10] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[11] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[12] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[13] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[14] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_tx_n[15] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[0] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[1] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[2] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[3] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[4] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[5] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[6] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[7] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[8] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[9] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[10] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[11] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[12] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[13] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[14] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_p[15] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[0] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[1] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[2] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[3] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[4] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[5] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[6] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[7] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[8] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[9] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[10] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[11] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[12] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[13] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[14] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to pcie_rx_n[15] +set_instance_assignment -name IO_STANDARD "HCSL" -to pcie_refclk_p[0] +set_instance_assignment -name IO_STANDARD "HCSL" -to pcie_refclk_p[1] +set_instance_assignment -name IO_STANDARD "1.8 V" -to pcie_perst_n + +# SI5397A +set_location_assignment PIN_CV47 -to si5397a_i2c_scl +set_location_assignment PIN_CR46 -to si5397a_i2c_sda +set_location_assignment PIN_CT19 -to si5397a_lol_a_n +set_location_assignment PIN_CV21 -to si5397a_lol_b_n +set_location_assignment PIN_DB17 -to si5397a_lol_c_n +set_location_assignment PIN_CT27 -to si5397a_lol_d_n +set_location_assignment PIN_CV19 -to si5397a_los_xaxb_n +set_location_assignment PIN_CT45 -to si5397a_oe_n +set_location_assignment PIN_CU46 -to si5397a_rst_n + +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_i2c_scl +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_i2c_sda +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_lol_a_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_lol_b_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_lol_c_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_lol_d_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_los_xaxb_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_oe_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to si5397a_rst_n + +# QSFP-DD +set_location_assignment PIN_BF1 -to qsfpdda_tx_p[0] ;# GXER9A_TX_CH12P +set_location_assignment PIN_BK1 -to qsfpdda_tx_p[1] ;# GXER9A_TX_CH14P +set_location_assignment PIN_BG4 -to qsfpdda_tx_p[2] ;# GXER9A_TX_CH13P +set_location_assignment PIN_BL4 -to qsfpdda_tx_p[3] ;# GXER9A_TX_CH15P +set_location_assignment PIN_BP1 -to qsfpdda_tx_p[4] ;# GXER9A_TX_CH20P +set_location_assignment PIN_BV1 -to qsfpdda_tx_p[5] ;# GXER9A_TX_CH22P +set_location_assignment PIN_BR4 -to qsfpdda_tx_p[6] ;# GXER9A_TX_CH21P +set_location_assignment PIN_BW4 -to qsfpdda_tx_p[7] ;# GXER9A_TX_CH23P +set_location_assignment PIN_BE2 -to qsfpdda_tx_n[0] ;# GXER9A_TX_CH12N +set_location_assignment PIN_BJ2 -to qsfpdda_tx_n[1] ;# GXER9A_TX_CH14N +set_location_assignment PIN_BH5 -to qsfpdda_tx_n[2] ;# GXER9A_TX_CH13N +set_location_assignment PIN_BM5 -to qsfpdda_tx_n[3] ;# GXER9A_TX_CH15N +set_location_assignment PIN_BN2 -to qsfpdda_tx_n[4] ;# GXER9A_TX_CH20N +set_location_assignment PIN_BU2 -to qsfpdda_tx_n[5] ;# GXER9A_TX_CH22N +set_location_assignment PIN_BT5 -to qsfpdda_tx_n[6] ;# GXER9A_TX_CH21N +set_location_assignment PIN_BY5 -to qsfpdda_tx_n[7] ;# GXER9A_TX_CH23N +set_location_assignment PIN_BF7 -to qsfpdda_rx_p[0] ;# GXER9A_RX_CH12P +set_location_assignment PIN_BK7 -to qsfpdda_rx_p[1] ;# GXER9A_RX_CH14P +set_location_assignment PIN_BG10 -to qsfpdda_rx_p[2] ;# GXER9A_RX_CH13P +set_location_assignment PIN_BL10 -to qsfpdda_rx_p[3] ;# GXER9A_RX_CH15P +set_location_assignment PIN_BP7 -to qsfpdda_rx_p[4] ;# GXER9A_RX_CH20P +set_location_assignment PIN_BV7 -to qsfpdda_rx_p[5] ;# GXER9A_RX_CH22P +set_location_assignment PIN_BR10 -to qsfpdda_rx_p[6] ;# GXER9A_RX_CH21P +set_location_assignment PIN_BW10 -to qsfpdda_rx_p[7] ;# GXER9A_RX_CH23P +set_location_assignment PIN_BE8 -to qsfpdda_rx_n[0] ;# GXER9A_RX_CH12N +set_location_assignment PIN_BJ8 -to qsfpdda_rx_n[1] ;# GXER9A_RX_CH14N +set_location_assignment PIN_BH11 -to qsfpdda_rx_n[2] ;# GXER9A_RX_CH13N +set_location_assignment PIN_BM11 -to qsfpdda_rx_n[3] ;# GXER9A_RX_CH15N +set_location_assignment PIN_BN8 -to qsfpdda_rx_n[4] ;# GXER9A_RX_CH20N +set_location_assignment PIN_BU8 -to qsfpdda_rx_n[5] ;# GXER9A_RX_CH22N +set_location_assignment PIN_BT11 -to qsfpdda_rx_n[6] ;# GXER9A_RX_CH21N +set_location_assignment PIN_BY11 -to qsfpdda_rx_n[7] ;# GXER9A_RX_CH23N +set_location_assignment PIN_AJ12 -to qsfpdda_refclk_p ;# REFCLK_GXER9A_CH2P +set_location_assignment PIN_DB21 -to qsfpdda_initmode +set_location_assignment PIN_CV25 -to qsfpdda_interrupt_n +set_location_assignment PIN_CT29 -to qsfpdda_mod_prs_n +set_location_assignment PIN_DB19 -to qsfpdda_mod_sel_n +set_location_assignment PIN_DA20 -to qsfpdda_rst_n +set_location_assignment PIN_H21 -to qsfpdda_scl +set_location_assignment PIN_H23 -to qsfpdda_sda + +set_location_assignment PIN_AK1 -to qsfpddb_tx_p[0] ;# GXER9A_TX_CH0P +set_location_assignment PIN_AP1 -to qsfpddb_tx_p[1] ;# GXER9A_TX_CH2P +set_location_assignment PIN_AL4 -to qsfpddb_tx_p[2] ;# GXER9A_TX_CH1P +set_location_assignment PIN_AR4 -to qsfpddb_tx_p[3] ;# GXER9A_TX_CH3P +set_location_assignment PIN_AV1 -to qsfpddb_tx_p[4] ;# GXER9A_TX_CH8P +set_location_assignment PIN_BB1 -to qsfpddb_tx_p[5] ;# GXER9A_TX_CH10P +set_location_assignment PIN_AW4 -to qsfpddb_tx_p[6] ;# GXER9A_TX_CH9P +set_location_assignment PIN_BC4 -to qsfpddb_tx_p[7] ;# GXER9A_TX_CH11P +set_location_assignment PIN_AJ2 -to qsfpddb_tx_n[0] ;# GXER9A_TX_CH0N +set_location_assignment PIN_AN2 -to qsfpddb_tx_n[1] ;# GXER9A_TX_CH2N +set_location_assignment PIN_AM5 -to qsfpddb_tx_n[2] ;# GXER9A_TX_CH1N +set_location_assignment PIN_AT5 -to qsfpddb_tx_n[3] ;# GXER9A_TX_CH3N +set_location_assignment PIN_AU2 -to qsfpddb_tx_n[4] ;# GXER9A_TX_CH8N +set_location_assignment PIN_BA2 -to qsfpddb_tx_n[5] ;# GXER9A_TX_CH10N +set_location_assignment PIN_AY5 -to qsfpddb_tx_n[6] ;# GXER9A_TX_CH9N +set_location_assignment PIN_BD5 -to qsfpddb_tx_n[7] ;# GXER9A_TX_CH11N +set_location_assignment PIN_AK7 -to qsfpddb_rx_p[0] ;# GXER9A_RX_CH0P +set_location_assignment PIN_AP7 -to qsfpddb_rx_p[1] ;# GXER9A_RX_CH2P +set_location_assignment PIN_AL10 -to qsfpddb_rx_p[2] ;# GXER9A_RX_CH1P +set_location_assignment PIN_AR10 -to qsfpddb_rx_p[3] ;# GXER9A_RX_CH3P +set_location_assignment PIN_AV7 -to qsfpddb_rx_p[4] ;# GXER9A_RX_CH8P +set_location_assignment PIN_BB7 -to qsfpddb_rx_p[5] ;# GXER9A_RX_CH10P +set_location_assignment PIN_AW10 -to qsfpddb_rx_p[6] ;# GXER9A_RX_CH9P +set_location_assignment PIN_BC10 -to qsfpddb_rx_p[7] ;# GXER9A_RX_CH11P +set_location_assignment PIN_AJ8 -to qsfpddb_rx_n[0] ;# GXER9A_RX_CH0N +set_location_assignment PIN_AN8 -to qsfpddb_rx_n[1] ;# GXER9A_RX_CH2N +set_location_assignment PIN_AM11 -to qsfpddb_rx_n[2] ;# GXER9A_RX_CH1N +set_location_assignment PIN_AT11 -to qsfpddb_rx_n[3] ;# GXER9A_RX_CH3N +set_location_assignment PIN_AU8 -to qsfpddb_rx_n[4] ;# GXER9A_RX_CH8N +set_location_assignment PIN_BA8 -to qsfpddb_rx_n[5] ;# GXER9A_RX_CH10N +set_location_assignment PIN_AY11 -to qsfpddb_rx_n[6] ;# GXER9A_RX_CH9N +set_location_assignment PIN_BD11 -to qsfpddb_rx_n[7] ;# GXER9A_RX_CH11N +set_location_assignment PIN_AT13 -to qsfpddb_refclk_p ;# REFCLK_GXER9A_CH0P +set_location_assignment PIN_DA18 -to qsfpddb_initmode +set_location_assignment PIN_DC18 -to qsfpddb_interrupt_n +set_location_assignment PIN_CY19 -to qsfpddb_mod_prs_n +set_location_assignment PIN_CR22 -to qsfpddb_mod_sel_n +set_location_assignment PIN_CU22 -to qsfpddb_rst_n +set_location_assignment PIN_CY17 -to qsfpddb_scl +set_location_assignment PIN_H19 -to qsfpddb_sda + +set_location_assignment PIN_AR14 -to qsfpddrsv_refclk_p ;# REFCLK_GXER9A_CH1P + +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_tx_p[0] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_tx_p[1] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_tx_p[2] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_tx_p[3] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_tx_p[4] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_tx_p[5] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_tx_p[6] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_tx_p[7] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_rx_p[0] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_rx_p[1] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_rx_p[2] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_rx_p[3] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_rx_p[4] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_rx_p[5] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_rx_p[6] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpdda_rx_p[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL LVPECL" -to qsfpdda_refclk_p +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpdda_initmode +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpdda_interrupt_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpdda_mod_prs_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpdda_mod_sel_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpdda_rst_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpdda_scl +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpdda_sda + +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_tx_p[0] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_tx_p[1] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_tx_p[2] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_tx_p[3] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_tx_p[4] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_tx_p[5] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_tx_p[6] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_tx_p[7] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_rx_p[0] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_rx_p[1] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_rx_p[2] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_rx_p[3] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_rx_p[4] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_rx_p[5] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_rx_p[6] +set_instance_assignment -name IO_STANDARD "HIGH SPEED DIFFERENTIAL I/O" -to qsfpddb_rx_p[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL LVPECL" -to qsfpddb_refclk_p +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpddb_initmode +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpddb_interrupt_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpddb_mod_prs_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpddb_mod_sel_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpddb_rst_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpddb_scl +set_instance_assignment -name IO_STANDARD "1.2 V" -to qsfpddb_sda + +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL LVPECL" -to qsfpddrsv_refclk_p + +set_instance_assignment -name HSSI_PARAMETER "refclk_divider_use_as_BTI_clock=TRUE" -to qsfpdda_refclk_p +set_instance_assignment -name HSSI_PARAMETER "refclk_divider_input_freq=156250000" -to qsfpdda_refclk_p + +# DDR4A +set_location_assignment PIN_A10 -to ddr4a_refclk_p +set_location_assignment PIN_F17 -to ddr4a_a[0] +set_location_assignment PIN_H17 -to ddr4a_a[1] +set_location_assignment PIN_G16 -to ddr4a_a[2] +set_location_assignment PIN_J16 -to ddr4a_a[3] +set_location_assignment PIN_F15 -to ddr4a_a[4] +set_location_assignment PIN_H15 -to ddr4a_a[5] +set_location_assignment PIN_G14 -to ddr4a_a[6] +set_location_assignment PIN_J14 -to ddr4a_a[7] +set_location_assignment PIN_F13 -to ddr4a_a[8] +set_location_assignment PIN_H13 -to ddr4a_a[9] +set_location_assignment PIN_G12 -to ddr4a_a[10] +set_location_assignment PIN_J12 -to ddr4a_a[11] +set_location_assignment PIN_D9 -to ddr4a_a[12] +set_location_assignment PIN_A8 -to ddr4a_a[13] +set_location_assignment PIN_C8 -to ddr4a_a[14] +set_location_assignment PIN_B7 -to ddr4a_a[15] +set_location_assignment PIN_D7 -to ddr4a_a[16] +set_location_assignment PIN_C6 -to ddr4a_ba[0] +set_location_assignment PIN_B5 -to ddr4a_ba[1] +set_location_assignment PIN_D5 -to ddr4a_bg[0] +set_location_assignment PIN_B17 -to ddr4a_bg[1] +set_location_assignment PIN_B13 -to ddr4a_ck[0] +set_location_assignment PIN_F5 -to ddr4a_ck[1] +set_location_assignment PIN_D13 -to ddr4a_ck_n[0] +set_location_assignment PIN_H5 -to ddr4a_ck_n[1] +set_location_assignment PIN_A14 -to ddr4a_cke[0] +set_location_assignment PIN_C14 -to ddr4a_cke[1] +set_location_assignment PIN_T15 -to ddr4a_dqs[0] +set_location_assignment PIN_L8 -to ddr4a_dqs[1] +set_location_assignment PIN_U8 -to ddr4a_dqs[2] +set_location_assignment PIN_M15 -to ddr4a_dqs[3] +set_location_assignment PIN_B29 -to ddr4a_dqs[4] +set_location_assignment PIN_M29 -to ddr4a_dqs[5] +set_location_assignment PIN_T29 -to ddr4a_dqs[6] +set_location_assignment PIN_U22 -to ddr4a_dqs[7] +set_location_assignment PIN_L22 -to ddr4a_dqs[8] +set_location_assignment PIN_V15 -to ddr4a_dqs_n[0] +set_location_assignment PIN_N8 -to ddr4a_dqs_n[1] +set_location_assignment PIN_W8 -to ddr4a_dqs_n[2] +set_location_assignment PIN_P15 -to ddr4a_dqs_n[3] +set_location_assignment PIN_D29 -to ddr4a_dqs_n[4] +set_location_assignment PIN_P29 -to ddr4a_dqs_n[5] +set_location_assignment PIN_V29 -to ddr4a_dqs_n[6] +set_location_assignment PIN_W22 -to ddr4a_dqs_n[7] +set_location_assignment PIN_N22 -to ddr4a_dqs_n[8] +set_location_assignment PIN_W12 -to ddr4a_dq[0] +set_location_assignment PIN_W16 -to ddr4a_dq[1] +set_location_assignment PIN_U12 -to ddr4a_dq[2] +set_location_assignment PIN_V13 -to ddr4a_dq[3] +set_location_assignment PIN_T17 -to ddr4a_dq[4] +set_location_assignment PIN_V17 -to ddr4a_dq[5] +set_location_assignment PIN_T13 -to ddr4a_dq[6] +set_location_assignment PIN_U16 -to ddr4a_dq[7] +set_location_assignment PIN_N10 -to ddr4a_dq[8] +set_location_assignment PIN_P5 -to ddr4a_dq[9] +set_location_assignment PIN_L6 -to ddr4a_dq[10] +set_location_assignment PIN_L10 -to ddr4a_dq[11] +set_location_assignment PIN_N6 -to ddr4a_dq[12] +set_location_assignment PIN_P9 -to ddr4a_dq[13] +set_location_assignment PIN_M9 -to ddr4a_dq[14] +set_location_assignment PIN_M5 -to ddr4a_dq[15] +set_location_assignment PIN_U6 -to ddr4a_dq[16] +set_location_assignment PIN_V9 -to ddr4a_dq[17] +set_location_assignment PIN_W6 -to ddr4a_dq[18] +set_location_assignment PIN_T9 -to ddr4a_dq[19] +set_location_assignment PIN_W10 -to ddr4a_dq[20] +set_location_assignment PIN_T5 -to ddr4a_dq[21] +set_location_assignment PIN_V5 -to ddr4a_dq[22] +set_location_assignment PIN_U10 -to ddr4a_dq[23] +set_location_assignment PIN_N16 -to ddr4a_dq[24] +set_location_assignment PIN_L12 -to ddr4a_dq[25] +set_location_assignment PIN_M17 -to ddr4a_dq[26] +set_location_assignment PIN_P17 -to ddr4a_dq[27] +set_location_assignment PIN_P13 -to ddr4a_dq[28] +set_location_assignment PIN_M13 -to ddr4a_dq[29] +set_location_assignment PIN_L16 -to ddr4a_dq[30] +set_location_assignment PIN_N12 -to ddr4a_dq[31] +set_location_assignment PIN_B27 -to ddr4a_dq[32] +set_location_assignment PIN_A30 -to ddr4a_dq[33] +set_location_assignment PIN_B31 -to ddr4a_dq[34] +set_location_assignment PIN_A26 -to ddr4a_dq[35] +set_location_assignment PIN_C26 -to ddr4a_dq[36] +set_location_assignment PIN_D27 -to ddr4a_dq[37] +set_location_assignment PIN_D31 -to ddr4a_dq[38] +set_location_assignment PIN_C30 -to ddr4a_dq[39] +set_location_assignment PIN_M27 -to ddr4a_dq[40] +set_location_assignment PIN_N26 -to ddr4a_dq[41] +set_location_assignment PIN_N30 -to ddr4a_dq[42] +set_location_assignment PIN_P31 -to ddr4a_dq[43] +set_location_assignment PIN_P27 -to ddr4a_dq[44] +set_location_assignment PIN_L26 -to ddr4a_dq[45] +set_location_assignment PIN_L30 -to ddr4a_dq[46] +set_location_assignment PIN_M31 -to ddr4a_dq[47] +set_location_assignment PIN_T27 -to ddr4a_dq[48] +set_location_assignment PIN_U30 -to ddr4a_dq[49] +set_location_assignment PIN_W26 -to ddr4a_dq[50] +set_location_assignment PIN_V31 -to ddr4a_dq[51] +set_location_assignment PIN_V27 -to ddr4a_dq[52] +set_location_assignment PIN_U26 -to ddr4a_dq[53] +set_location_assignment PIN_T31 -to ddr4a_dq[54] +set_location_assignment PIN_W30 -to ddr4a_dq[55] +set_location_assignment PIN_V23 -to ddr4a_dq[56] +set_location_assignment PIN_V19 -to ddr4a_dq[57] +set_location_assignment PIN_U24 -to ddr4a_dq[58] +set_location_assignment PIN_U20 -to ddr4a_dq[59] +set_location_assignment PIN_W20 -to ddr4a_dq[60] +set_location_assignment PIN_T23 -to ddr4a_dq[61] +set_location_assignment PIN_W24 -to ddr4a_dq[62] +set_location_assignment PIN_T19 -to ddr4a_dq[63] +set_location_assignment PIN_M23 -to ddr4a_dq[64] +set_location_assignment PIN_N20 -to ddr4a_dq[65] +set_location_assignment PIN_L20 -to ddr4a_dq[66] +set_location_assignment PIN_P23 -to ddr4a_dq[67] +set_location_assignment PIN_P19 -to ddr4a_dq[68] +set_location_assignment PIN_M19 -to ddr4a_dq[69] +set_location_assignment PIN_L24 -to ddr4a_dq[70] +set_location_assignment PIN_N24 -to ddr4a_dq[71] +set_location_assignment PIN_U14 -to ddr4a_dbi_n[0] +set_location_assignment PIN_M7 -to ddr4a_dbi_n[1] +set_location_assignment PIN_T7 -to ddr4a_dbi_n[2] +set_location_assignment PIN_L14 -to ddr4a_dbi_n[3] +set_location_assignment PIN_A28 -to ddr4a_dbi_n[4] +set_location_assignment PIN_L28 -to ddr4a_dbi_n[5] +set_location_assignment PIN_U28 -to ddr4a_dbi_n[6] +set_location_assignment PIN_T21 -to ddr4a_dbi_n[7] +set_location_assignment PIN_M21 -to ddr4a_dbi_n[8] +set_location_assignment PIN_A16 -to ddr4a_cs_n[0] +set_location_assignment PIN_A12 -to ddr4a_cs_n[1] +set_location_assignment PIN_D17 -to ddr4a_reset_n +set_location_assignment PIN_B15 -to ddr4a_odt[0] +set_location_assignment PIN_D15 -to ddr4a_odt[1] +set_location_assignment PIN_C12 -to ddr4a_par +set_location_assignment PIN_A6 -to ddr4a_alert_n +set_location_assignment PIN_C16 -to ddr4a_act_n +set_location_assignment PIN_F29 -to ddr4a_event_n +set_location_assignment PIN_G30 -to ddr4a_scl +set_location_assignment PIN_J28 -to ddr4a_sda +set_location_assignment PIN_B9 -to ddr4a_rzq + +set_instance_assignment -name IO_STANDARD "True Differential Signaling" -to ddr4a_refclk_p +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[2] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[3] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[4] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[5] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[6] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[7] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[8] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[9] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[10] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[11] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[12] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[13] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[14] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[15] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_a[16] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_ba[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_ba[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_bg[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_bg[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4a_ck[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4a_ck[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4a_ck_n[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4a_ck_n[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_cke[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_cke[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[2] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[3] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[4] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[5] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[6] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs[8] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[2] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[3] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[4] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[5] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[6] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4a_dqs_n[8] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[0] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[1] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[2] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[3] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[4] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[5] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[6] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[7] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[8] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[9] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[10] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[11] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[12] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[13] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[14] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[15] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[16] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[17] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[18] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[19] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[20] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[21] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[22] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[23] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[24] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[25] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[26] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[27] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[28] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[29] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[30] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[31] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[32] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[33] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[34] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[35] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[36] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[37] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[38] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[39] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[40] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[41] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[42] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[43] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[44] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[45] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[46] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[47] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[48] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[49] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[50] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[51] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[52] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[53] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[54] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[55] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[56] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[57] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[58] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[59] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[60] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[61] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[62] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[63] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[64] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[65] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[66] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[67] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[68] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[69] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[70] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dq[71] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[0] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[1] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[2] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[3] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[4] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[5] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[6] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[7] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4a_dbi_n[8] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_cs_n[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_cs_n[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4a_reset_n +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_odt[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_odt[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_par +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4a_alert_n +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4a_act_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4a_event_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4a_scl +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4a_sda +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4a_rzq + +# DDR4B +set_location_assignment PIN_L40 -to ddr4b_refclk_p +set_location_assignment PIN_T33 -to ddr4b_a[0] +set_location_assignment PIN_V33 -to ddr4b_a[1] +set_location_assignment PIN_U34 -to ddr4b_a[2] +set_location_assignment PIN_W34 -to ddr4b_a[3] +set_location_assignment PIN_T35 -to ddr4b_a[4] +set_location_assignment PIN_V35 -to ddr4b_a[5] +set_location_assignment PIN_U36 -to ddr4b_a[6] +set_location_assignment PIN_W36 -to ddr4b_a[7] +set_location_assignment PIN_T37 -to ddr4b_a[8] +set_location_assignment PIN_V37 -to ddr4b_a[9] +set_location_assignment PIN_U38 -to ddr4b_a[10] +set_location_assignment PIN_W38 -to ddr4b_a[11] +set_location_assignment PIN_P41 -to ddr4b_a[12] +set_location_assignment PIN_L42 -to ddr4b_a[13] +set_location_assignment PIN_N42 -to ddr4b_a[14] +set_location_assignment PIN_M43 -to ddr4b_a[15] +set_location_assignment PIN_P43 -to ddr4b_a[16] +set_location_assignment PIN_N44 -to ddr4b_ba[0] +set_location_assignment PIN_M45 -to ddr4b_ba[1] +set_location_assignment PIN_P45 -to ddr4b_bg[0] +set_location_assignment PIN_M33 -to ddr4b_bg[1] +set_location_assignment PIN_M37 -to ddr4b_ck[0] +set_location_assignment PIN_T45 -to ddr4b_ck[1] +set_location_assignment PIN_P37 -to ddr4b_ck_n[0] +set_location_assignment PIN_V45 -to ddr4b_ck_n[1] +set_location_assignment PIN_L36 -to ddr4b_cke[0] +set_location_assignment PIN_N36 -to ddr4b_cke[1] +set_location_assignment PIN_G42 -to ddr4b_dqs[0] +set_location_assignment PIN_F35 -to ddr4b_dqs[1] +set_location_assignment PIN_A42 -to ddr4b_dqs[2] +set_location_assignment PIN_B35 -to ddr4b_dqs[3] +set_location_assignment PIN_A56 -to ddr4b_dqs[4] +set_location_assignment PIN_T49 -to ddr4b_dqs[5] +set_location_assignment PIN_L56 -to ddr4b_dqs[6] +set_location_assignment PIN_U56 -to ddr4b_dqs[7] +set_location_assignment PIN_M49 -to ddr4b_dqs[8] +set_location_assignment PIN_J42 -to ddr4b_dqs_n[0] +set_location_assignment PIN_H35 -to ddr4b_dqs_n[1] +set_location_assignment PIN_C42 -to ddr4b_dqs_n[2] +set_location_assignment PIN_D35 -to ddr4b_dqs_n[3] +set_location_assignment PIN_C56 -to ddr4b_dqs_n[4] +set_location_assignment PIN_V49 -to ddr4b_dqs_n[5] +set_location_assignment PIN_N56 -to ddr4b_dqs_n[6] +set_location_assignment PIN_W56 -to ddr4b_dqs_n[7] +set_location_assignment PIN_P49 -to ddr4b_dqs_n[8] +set_location_assignment PIN_J44 -to ddr4b_dq[0] +set_location_assignment PIN_J40 -to ddr4b_dq[1] +set_location_assignment PIN_G44 -to ddr4b_dq[2] +set_location_assignment PIN_F41 -to ddr4b_dq[3] +set_location_assignment PIN_H45 -to ddr4b_dq[4] +set_location_assignment PIN_F45 -to ddr4b_dq[5] +set_location_assignment PIN_H41 -to ddr4b_dq[6] +set_location_assignment PIN_G40 -to ddr4b_dq[7] +set_location_assignment PIN_J34 -to ddr4b_dq[8] +set_location_assignment PIN_H37 -to ddr4b_dq[9] +set_location_assignment PIN_H33 -to ddr4b_dq[10] +set_location_assignment PIN_F33 -to ddr4b_dq[11] +set_location_assignment PIN_J38 -to ddr4b_dq[12] +set_location_assignment PIN_G38 -to ddr4b_dq[13] +set_location_assignment PIN_F37 -to ddr4b_dq[14] +set_location_assignment PIN_G34 -to ddr4b_dq[15] +set_location_assignment PIN_D41 -to ddr4b_dq[16] +set_location_assignment PIN_A40 -to ddr4b_dq[17] +set_location_assignment PIN_B45 -to ddr4b_dq[18] +set_location_assignment PIN_C44 -to ddr4b_dq[19] +set_location_assignment PIN_D45 -to ddr4b_dq[20] +set_location_assignment PIN_C40 -to ddr4b_dq[21] +set_location_assignment PIN_A44 -to ddr4b_dq[22] +set_location_assignment PIN_B41 -to ddr4b_dq[23] +set_location_assignment PIN_B33 -to ddr4b_dq[24] +set_location_assignment PIN_A34 -to ddr4b_dq[25] +set_location_assignment PIN_D37 -to ddr4b_dq[26] +set_location_assignment PIN_A38 -to ddr4b_dq[27] +set_location_assignment PIN_D33 -to ddr4b_dq[28] +set_location_assignment PIN_C34 -to ddr4b_dq[29] +set_location_assignment PIN_B37 -to ddr4b_dq[30] +set_location_assignment PIN_C38 -to ddr4b_dq[31] +set_location_assignment PIN_A54 -to ddr4b_dq[32] +set_location_assignment PIN_D55 -to ddr4b_dq[33] +set_location_assignment PIN_C58 -to ddr4b_dq[34] +set_location_assignment PIN_F61 -to ddr4b_dq[35] +set_location_assignment PIN_H61 -to ddr4b_dq[36] +set_location_assignment PIN_C54 -to ddr4b_dq[37] +set_location_assignment PIN_B55 -to ddr4b_dq[38] +set_location_assignment PIN_D59 -to ddr4b_dq[39] +set_location_assignment PIN_U48 -to ddr4b_dq[40] +set_location_assignment PIN_V47 -to ddr4b_dq[41] +set_location_assignment PIN_U52 -to ddr4b_dq[42] +set_location_assignment PIN_W48 -to ddr4b_dq[43] +set_location_assignment PIN_T51 -to ddr4b_dq[44] +set_location_assignment PIN_T47 -to ddr4b_dq[45] +set_location_assignment PIN_W52 -to ddr4b_dq[46] +set_location_assignment PIN_V51 -to ddr4b_dq[47] +set_location_assignment PIN_L58 -to ddr4b_dq[48] +set_location_assignment PIN_L54 -to ddr4b_dq[49] +set_location_assignment PIN_P55 -to ddr4b_dq[50] +set_location_assignment PIN_P59 -to ddr4b_dq[51] +set_location_assignment PIN_N54 -to ddr4b_dq[52] +set_location_assignment PIN_M55 -to ddr4b_dq[53] +set_location_assignment PIN_N58 -to ddr4b_dq[54] +set_location_assignment PIN_M59 -to ddr4b_dq[55] +set_location_assignment PIN_W58 -to ddr4b_dq[56] +set_location_assignment PIN_V59 -to ddr4b_dq[57] +set_location_assignment PIN_U58 -to ddr4b_dq[58] +set_location_assignment PIN_V55 -to ddr4b_dq[59] +set_location_assignment PIN_U54 -to ddr4b_dq[60] +set_location_assignment PIN_T55 -to ddr4b_dq[61] +set_location_assignment PIN_T59 -to ddr4b_dq[62] +set_location_assignment PIN_W54 -to ddr4b_dq[63] +set_location_assignment PIN_L48 -to ddr4b_dq[64] +set_location_assignment PIN_P47 -to ddr4b_dq[65] +set_location_assignment PIN_N48 -to ddr4b_dq[66] +set_location_assignment PIN_M51 -to ddr4b_dq[67] +set_location_assignment PIN_P51 -to ddr4b_dq[68] +set_location_assignment PIN_M47 -to ddr4b_dq[69] +set_location_assignment PIN_L52 -to ddr4b_dq[70] +set_location_assignment PIN_N52 -to ddr4b_dq[71] +set_location_assignment PIN_F43 -to ddr4b_dbi_n[0] +set_location_assignment PIN_G36 -to ddr4b_dbi_n[1] +set_location_assignment PIN_B43 -to ddr4b_dbi_n[2] +set_location_assignment PIN_A36 -to ddr4b_dbi_n[3] +set_location_assignment PIN_B57 -to ddr4b_dbi_n[4] +set_location_assignment PIN_U50 -to ddr4b_dbi_n[5] +set_location_assignment PIN_M57 -to ddr4b_dbi_n[6] +set_location_assignment PIN_T57 -to ddr4b_dbi_n[7] +set_location_assignment PIN_L50 -to ddr4b_dbi_n[8] +set_location_assignment PIN_L34 -to ddr4b_cs_n[0] +set_location_assignment PIN_L38 -to ddr4b_cs_n[1] +set_location_assignment PIN_P33 -to ddr4b_reset_n +set_location_assignment PIN_M35 -to ddr4b_odt[0] +set_location_assignment PIN_P35 -to ddr4b_odt[1] +set_location_assignment PIN_N38 -to ddr4b_par +set_location_assignment PIN_L44 -to ddr4b_alert_n +set_location_assignment PIN_N34 -to ddr4b_act_n +set_location_assignment PIN_J56 -to ddr4b_event_n +set_location_assignment PIN_H55 -to ddr4b_scl +set_location_assignment PIN_B19 -to ddr4b_sda +set_location_assignment PIN_M41 -to ddr4b_rzq + +set_instance_assignment -name IO_STANDARD "True Differential Signaling" -to ddr4b_refclk_p +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[2] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[3] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[4] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[5] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[6] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[7] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[8] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[9] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[10] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[11] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[12] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[13] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[14] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[15] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_a[16] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_ba[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_ba[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_bg[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_bg[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4b_ck[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4b_ck[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4b_ck_n[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4b_ck_n[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_cke[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_cke[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[2] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[3] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[4] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[5] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[6] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs[8] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[2] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[3] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[4] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[5] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[6] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4b_dqs_n[8] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[0] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[1] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[2] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[3] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[4] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[5] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[6] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[7] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[8] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[9] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[10] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[11] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[12] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[13] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[14] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[15] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[16] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[17] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[18] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[19] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[20] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[21] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[22] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[23] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[24] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[25] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[26] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[27] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[28] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[29] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[30] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[31] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[32] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[33] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[34] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[35] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[36] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[37] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[38] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[39] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[40] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[41] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[42] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[43] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[44] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[45] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[46] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[47] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[48] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[49] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[50] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[51] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[52] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[53] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[54] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[55] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[56] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[57] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[58] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[59] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[60] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[61] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[62] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[63] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[64] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[65] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[66] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[67] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[68] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[69] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[70] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dq[71] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[0] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[1] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[2] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[3] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[4] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[5] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[6] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[7] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4b_dbi_n[8] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_cs_n[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_cs_n[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4b_reset_n +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_odt[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_odt[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_par +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4b_alert_n +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4b_act_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4b_event_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4b_scl +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4b_sda +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4b_rzq + +# DDR4C +set_location_assignment PIN_DC8 -to ddr4c_refclk_p +set_location_assignment PIN_CV15 -to ddr4c_a[0] +set_location_assignment PIN_CT15 -to ddr4c_a[1] +set_location_assignment PIN_CU14 -to ddr4c_a[2] +set_location_assignment PIN_CR14 -to ddr4c_a[3] +set_location_assignment PIN_CV13 -to ddr4c_a[4] +set_location_assignment PIN_CT13 -to ddr4c_a[5] +set_location_assignment PIN_CU12 -to ddr4c_a[6] +set_location_assignment PIN_CR12 -to ddr4c_a[7] +set_location_assignment PIN_CV11 -to ddr4c_a[8] +set_location_assignment PIN_CT11 -to ddr4c_a[9] +set_location_assignment PIN_CU10 -to ddr4c_a[10] +set_location_assignment PIN_CR10 -to ddr4c_a[11] +set_location_assignment PIN_CY7 -to ddr4c_a[12] +set_location_assignment PIN_DC6 -to ddr4c_a[13] +set_location_assignment PIN_DA6 -to ddr4c_a[14] +set_location_assignment PIN_DB5 -to ddr4c_a[15] +set_location_assignment PIN_CY5 -to ddr4c_a[16] +set_location_assignment PIN_CY3 -to ddr4c_ba[0] +set_location_assignment PIN_CV1 -to ddr4c_ba[1] +set_location_assignment PIN_CT1 -to ddr4c_bg[0] +set_location_assignment PIN_DB15 -to ddr4c_bg[1] +set_location_assignment PIN_DB11 -to ddr4c_ck[0] +set_location_assignment PIN_CV3 -to ddr4c_ck[1] +set_location_assignment PIN_CY11 -to ddr4c_ck_n[0] +set_location_assignment PIN_CT3 -to ddr4c_ck_n[1] +set_location_assignment PIN_DC12 -to ddr4c_cke[0] +set_location_assignment PIN_DA12 -to ddr4c_cke[1] +set_location_assignment PIN_CH27 -to ddr4c_dqs[0] +set_location_assignment PIN_CM27 -to ddr4c_dqs[1] +set_location_assignment PIN_CG20 -to ddr4c_dqs[2] +set_location_assignment PIN_CN20 -to ddr4c_dqs[3] +set_location_assignment PIN_CH13 -to ddr4c_dqs[4] +set_location_assignment PIN_CM13 -to ddr4c_dqs[5] +set_location_assignment PIN_CG6 -to ddr4c_dqs[6] +set_location_assignment PIN_CN6 -to ddr4c_dqs[7] +set_location_assignment PIN_DB27 -to ddr4c_dqs[8] +set_location_assignment PIN_CF27 -to ddr4c_dqs_n[0] +set_location_assignment PIN_CK27 -to ddr4c_dqs_n[1] +set_location_assignment PIN_CE20 -to ddr4c_dqs_n[2] +set_location_assignment PIN_CL20 -to ddr4c_dqs_n[3] +set_location_assignment PIN_CF13 -to ddr4c_dqs_n[4] +set_location_assignment PIN_CK13 -to ddr4c_dqs_n[5] +set_location_assignment PIN_CE6 -to ddr4c_dqs_n[6] +set_location_assignment PIN_CL6 -to ddr4c_dqs_n[7] +set_location_assignment PIN_CY27 -to ddr4c_dqs_n[8] +set_location_assignment PIN_CH25 -to ddr4c_dq[0] +set_location_assignment PIN_CF29 -to ddr4c_dq[1] +set_location_assignment PIN_CG24 -to ddr4c_dq[2] +set_location_assignment PIN_CH29 -to ddr4c_dq[3] +set_location_assignment PIN_CE28 -to ddr4c_dq[4] +set_location_assignment PIN_CF25 -to ddr4c_dq[5] +set_location_assignment PIN_CE24 -to ddr4c_dq[6] +set_location_assignment PIN_CG28 -to ddr4c_dq[7] +set_location_assignment PIN_CN28 -to ddr4c_dq[8] +set_location_assignment PIN_CK25 -to ddr4c_dq[9] +set_location_assignment PIN_CK29 -to ddr4c_dq[10] +set_location_assignment PIN_CM25 -to ddr4c_dq[11] +set_location_assignment PIN_CM29 -to ddr4c_dq[12] +set_location_assignment PIN_CL24 -to ddr4c_dq[13] +set_location_assignment PIN_CN24 -to ddr4c_dq[14] +set_location_assignment PIN_CL28 -to ddr4c_dq[15] +set_location_assignment PIN_CF21 -to ddr4c_dq[16] +set_location_assignment PIN_CE22 -to ddr4c_dq[17] +set_location_assignment PIN_CG18 -to ddr4c_dq[18] +set_location_assignment PIN_CH17 -to ddr4c_dq[19] +set_location_assignment PIN_CF17 -to ddr4c_dq[20] +set_location_assignment PIN_CE18 -to ddr4c_dq[21] +set_location_assignment PIN_CG22 -to ddr4c_dq[22] +set_location_assignment PIN_CH21 -to ddr4c_dq[23] +set_location_assignment PIN_CN18 -to ddr4c_dq[24] +set_location_assignment PIN_CL22 -to ddr4c_dq[25] +set_location_assignment PIN_CM21 -to ddr4c_dq[26] +set_location_assignment PIN_CK17 -to ddr4c_dq[27] +set_location_assignment PIN_CL18 -to ddr4c_dq[28] +set_location_assignment PIN_CK21 -to ddr4c_dq[29] +set_location_assignment PIN_CN22 -to ddr4c_dq[30] +set_location_assignment PIN_CM17 -to ddr4c_dq[31] +set_location_assignment PIN_CF11 -to ddr4c_dq[32] +set_location_assignment PIN_CE14 -to ddr4c_dq[33] +set_location_assignment PIN_CG14 -to ddr4c_dq[34] +set_location_assignment PIN_CF15 -to ddr4c_dq[35] +set_location_assignment PIN_CE10 -to ddr4c_dq[36] +set_location_assignment PIN_CG10 -to ddr4c_dq[37] +set_location_assignment PIN_CH15 -to ddr4c_dq[38] +set_location_assignment PIN_CH11 -to ddr4c_dq[39] +set_location_assignment PIN_CN14 -to ddr4c_dq[40] +set_location_assignment PIN_CM15 -to ddr4c_dq[41] +set_location_assignment PIN_CM11 -to ddr4c_dq[42] +set_location_assignment PIN_CL10 -to ddr4c_dq[43] +set_location_assignment PIN_CL14 -to ddr4c_dq[44] +set_location_assignment PIN_CK15 -to ddr4c_dq[45] +set_location_assignment PIN_CK11 -to ddr4c_dq[46] +set_location_assignment PIN_CN10 -to ddr4c_dq[47] +set_location_assignment PIN_CG4 -to ddr4c_dq[48] +set_location_assignment PIN_CG8 -to ddr4c_dq[49] +set_location_assignment PIN_CF7 -to ddr4c_dq[50] +set_location_assignment PIN_CF3 -to ddr4c_dq[51] +set_location_assignment PIN_CE8 -to ddr4c_dq[52] +set_location_assignment PIN_CH7 -to ddr4c_dq[53] +set_location_assignment PIN_CE4 -to ddr4c_dq[54] +set_location_assignment PIN_CH3 -to ddr4c_dq[55] +set_location_assignment PIN_CM7 -to ddr4c_dq[56] +set_location_assignment PIN_CN8 -to ddr4c_dq[57] +set_location_assignment PIN_CM3 -to ddr4c_dq[58] +set_location_assignment PIN_CL4 -to ddr4c_dq[59] +set_location_assignment PIN_CL8 -to ddr4c_dq[60] +set_location_assignment PIN_CK7 -to ddr4c_dq[61] +set_location_assignment PIN_CN4 -to ddr4c_dq[62] +set_location_assignment PIN_CK3 -to ddr4c_dq[63] +set_location_assignment PIN_DA28 -to ddr4c_dq[64] +set_location_assignment PIN_DB29 -to ddr4c_dq[65] +set_location_assignment PIN_CY25 -to ddr4c_dq[66] +set_location_assignment PIN_DC24 -to ddr4c_dq[67] +set_location_assignment PIN_DA24 -to ddr4c_dq[68] +set_location_assignment PIN_CY29 -to ddr4c_dq[69] +set_location_assignment PIN_DC28 -to ddr4c_dq[70] +set_location_assignment PIN_DB25 -to ddr4c_dq[71] +set_location_assignment PIN_CG26 -to ddr4c_dbi_n[0] +set_location_assignment PIN_CN26 -to ddr4c_dbi_n[1] +set_location_assignment PIN_CH19 -to ddr4c_dbi_n[2] +set_location_assignment PIN_CM19 -to ddr4c_dbi_n[3] +set_location_assignment PIN_CG12 -to ddr4c_dbi_n[4] +set_location_assignment PIN_CN12 -to ddr4c_dbi_n[5] +set_location_assignment PIN_CH5 -to ddr4c_dbi_n[6] +set_location_assignment PIN_CM5 -to ddr4c_dbi_n[7] +set_location_assignment PIN_DC26 -to ddr4c_dbi_n[8] +set_location_assignment PIN_DC14 -to ddr4c_cs_n[0] +set_location_assignment PIN_DC10 -to ddr4c_cs_n[1] +set_location_assignment PIN_CY15 -to ddr4c_reset_n +set_location_assignment PIN_DB13 -to ddr4c_odt[0] +set_location_assignment PIN_CY13 -to ddr4c_odt[1] +set_location_assignment PIN_DA10 -to ddr4c_par +set_location_assignment PIN_DA4 -to ddr4c_alert_n +set_location_assignment PIN_DA14 -to ddr4c_act_n +set_location_assignment PIN_CR20 -to ddr4c_event_n +set_location_assignment PIN_CT21 -to ddr4c_scl +set_location_assignment PIN_CU20 -to ddr4c_sda +set_location_assignment PIN_DB7 -to ddr4c_rzq + +set_instance_assignment -name IO_STANDARD "True Differential Signaling" -to ddr4c_refclk_p +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[2] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[3] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[4] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[5] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[6] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[7] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[8] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[9] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[10] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[11] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[12] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[13] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[14] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[15] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_a[16] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_ba[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_ba[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_bg[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_bg[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4c_ck[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4c_ck[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4c_ck_n[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4c_ck_n[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_cke[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_cke[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[2] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[3] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[4] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[5] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[6] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs[8] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[2] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[3] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[4] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[5] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[6] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4c_dqs_n[8] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[0] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[1] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[2] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[3] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[4] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[5] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[6] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[7] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[8] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[9] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[10] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[11] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[12] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[13] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[14] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[15] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[16] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[17] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[18] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[19] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[20] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[21] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[22] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[23] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[24] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[25] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[26] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[27] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[28] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[29] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[30] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[31] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[32] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[33] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[34] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[35] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[36] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[37] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[38] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[39] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[40] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[41] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[42] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[43] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[44] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[45] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[46] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[47] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[48] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[49] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[50] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[51] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[52] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[53] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[54] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[55] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[56] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[57] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[58] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[59] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[60] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[61] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[62] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[63] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[64] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[65] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[66] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[67] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[68] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[69] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[70] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dq[71] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[0] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[1] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[2] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[3] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[4] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[5] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[6] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[7] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4c_dbi_n[8] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_cs_n[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_cs_n[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4c_reset_n +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_odt[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_odt[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_par +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4c_alert_n +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4c_act_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4c_event_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4c_scl +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4c_sda +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4c_rzq + +# DDR4D +set_location_assignment PIN_CN38 -to ddr4d_refclk_p +set_location_assignment PIN_CH31 -to ddr4d_a[0] +set_location_assignment PIN_CF31 -to ddr4d_a[1] +set_location_assignment PIN_CG32 -to ddr4d_a[2] +set_location_assignment PIN_CE32 -to ddr4d_a[3] +set_location_assignment PIN_CH33 -to ddr4d_a[4] +set_location_assignment PIN_CF33 -to ddr4d_a[5] +set_location_assignment PIN_CG34 -to ddr4d_a[6] +set_location_assignment PIN_CE34 -to ddr4d_a[7] +set_location_assignment PIN_CH35 -to ddr4d_a[8] +set_location_assignment PIN_CF35 -to ddr4d_a[9] +set_location_assignment PIN_CG36 -to ddr4d_a[10] +set_location_assignment PIN_CE36 -to ddr4d_a[11] +set_location_assignment PIN_CK39 -to ddr4d_a[12] +set_location_assignment PIN_CN40 -to ddr4d_a[13] +set_location_assignment PIN_CL40 -to ddr4d_a[14] +set_location_assignment PIN_CM41 -to ddr4d_a[15] +set_location_assignment PIN_CK41 -to ddr4d_a[16] +set_location_assignment PIN_CL42 -to ddr4d_ba[0] +set_location_assignment PIN_CM43 -to ddr4d_ba[1] +set_location_assignment PIN_CK43 -to ddr4d_bg[0] +set_location_assignment PIN_CM31 -to ddr4d_bg[1] +set_location_assignment PIN_CM35 -to ddr4d_ck[0] +set_location_assignment PIN_CH43 -to ddr4d_ck[1] +set_location_assignment PIN_CK35 -to ddr4d_ck_n[0] +set_location_assignment PIN_CF43 -to ddr4d_ck_n[1] +set_location_assignment PIN_CN34 -to ddr4d_cke[0] +set_location_assignment PIN_CL34 -to ddr4d_cke[1] +set_location_assignment PIN_CG54 -to ddr4d_dqs[0] +set_location_assignment PIN_CN54 -to ddr4d_dqs[1] +set_location_assignment PIN_CH47 -to ddr4d_dqs[2] +set_location_assignment PIN_DB47 -to ddr4d_dqs[3] +set_location_assignment PIN_DC40 -to ddr4d_dqs[4] +set_location_assignment PIN_CM47 -to ddr4d_dqs[5] +set_location_assignment PIN_DB33 -to ddr4d_dqs[6] +set_location_assignment PIN_CV33 -to ddr4d_dqs[7] +set_location_assignment PIN_CU40 -to ddr4d_dqs[8] +set_location_assignment PIN_CE54 -to ddr4d_dqs_n[0] +set_location_assignment PIN_CL54 -to ddr4d_dqs_n[1] +set_location_assignment PIN_CF47 -to ddr4d_dqs_n[2] +set_location_assignment PIN_CY47 -to ddr4d_dqs_n[3] +set_location_assignment PIN_DA40 -to ddr4d_dqs_n[4] +set_location_assignment PIN_CK47 -to ddr4d_dqs_n[5] +set_location_assignment PIN_CY33 -to ddr4d_dqs_n[6] +set_location_assignment PIN_CT33 -to ddr4d_dqs_n[7] +set_location_assignment PIN_CR40 -to ddr4d_dqs_n[8] +set_location_assignment PIN_CF57 -to ddr4d_dq[0] +set_location_assignment PIN_CG56 -to ddr4d_dq[1] +set_location_assignment PIN_CG52 -to ddr4d_dq[2] +set_location_assignment PIN_CH53 -to ddr4d_dq[3] +set_location_assignment PIN_CF53 -to ddr4d_dq[4] +set_location_assignment PIN_CE56 -to ddr4d_dq[5] +set_location_assignment PIN_CE52 -to ddr4d_dq[6] +set_location_assignment PIN_CH57 -to ddr4d_dq[7] +set_location_assignment PIN_CM57 -to ddr4d_dq[8] +set_location_assignment PIN_CN56 -to ddr4d_dq[9] +set_location_assignment PIN_CM53 -to ddr4d_dq[10] +set_location_assignment PIN_CL52 -to ddr4d_dq[11] +set_location_assignment PIN_CK57 -to ddr4d_dq[12] +set_location_assignment PIN_CL56 -to ddr4d_dq[13] +set_location_assignment PIN_CN52 -to ddr4d_dq[14] +set_location_assignment PIN_CK53 -to ddr4d_dq[15] +set_location_assignment PIN_CH45 -to ddr4d_dq[16] +set_location_assignment PIN_CE50 -to ddr4d_dq[17] +set_location_assignment PIN_CF49 -to ddr4d_dq[18] +set_location_assignment PIN_CH49 -to ddr4d_dq[19] +set_location_assignment PIN_CF45 -to ddr4d_dq[20] +set_location_assignment PIN_CG46 -to ddr4d_dq[21] +set_location_assignment PIN_CE46 -to ddr4d_dq[22] +set_location_assignment PIN_CG50 -to ddr4d_dq[23] +set_location_assignment PIN_DA50 -to ddr4d_dq[24] +set_location_assignment PIN_CY49 -to ddr4d_dq[25] +set_location_assignment PIN_DC46 -to ddr4d_dq[26] +set_location_assignment PIN_CY45 -to ddr4d_dq[27] +set_location_assignment PIN_DC50 -to ddr4d_dq[28] +set_location_assignment PIN_DB49 -to ddr4d_dq[29] +set_location_assignment PIN_DA46 -to ddr4d_dq[30] +set_location_assignment PIN_DB45 -to ddr4d_dq[31] +set_location_assignment PIN_CY43 -to ddr4d_dq[32] +set_location_assignment PIN_DA42 -to ddr4d_dq[33] +set_location_assignment PIN_DC38 -to ddr4d_dq[34] +set_location_assignment PIN_DA38 -to ddr4d_dq[35] +set_location_assignment PIN_DB43 -to ddr4d_dq[36] +set_location_assignment PIN_DC42 -to ddr4d_dq[37] +set_location_assignment PIN_CY39 -to ddr4d_dq[38] +set_location_assignment PIN_DB39 -to ddr4d_dq[39] +set_location_assignment PIN_CM45 -to ddr4d_dq[40] +set_location_assignment PIN_CN50 -to ddr4d_dq[41] +set_location_assignment PIN_CL46 -to ddr4d_dq[42] +set_location_assignment PIN_CK49 -to ddr4d_dq[43] +set_location_assignment PIN_CK45 -to ddr4d_dq[44] +set_location_assignment PIN_CM49 -to ddr4d_dq[45] +set_location_assignment PIN_CN46 -to ddr4d_dq[46] +set_location_assignment PIN_CL50 -to ddr4d_dq[47] +set_location_assignment PIN_DA36 -to ddr4d_dq[48] +set_location_assignment PIN_DC32 -to ddr4d_dq[49] +set_location_assignment PIN_CY31 -to ddr4d_dq[50] +set_location_assignment PIN_DB31 -to ddr4d_dq[51] +set_location_assignment PIN_CY35 -to ddr4d_dq[52] +set_location_assignment PIN_DC36 -to ddr4d_dq[53] +set_location_assignment PIN_DB35 -to ddr4d_dq[54] +set_location_assignment PIN_DA32 -to ddr4d_dq[55] +set_location_assignment PIN_CT31 -to ddr4d_dq[56] +set_location_assignment PIN_CR36 -to ddr4d_dq[57] +set_location_assignment PIN_CV35 -to ddr4d_dq[58] +set_location_assignment PIN_CT35 -to ddr4d_dq[59] +set_location_assignment PIN_CU32 -to ddr4d_dq[60] +set_location_assignment PIN_CV31 -to ddr4d_dq[61] +set_location_assignment PIN_CR32 -to ddr4d_dq[62] +set_location_assignment PIN_CU36 -to ddr4d_dq[63] +set_location_assignment PIN_CV39 -to ddr4d_dq[64] +set_location_assignment PIN_CR42 -to ddr4d_dq[65] +set_location_assignment PIN_CT43 -to ddr4d_dq[66] +set_location_assignment PIN_CV43 -to ddr4d_dq[67] +set_location_assignment PIN_CR38 -to ddr4d_dq[68] +set_location_assignment PIN_CT39 -to ddr4d_dq[69] +set_location_assignment PIN_CU42 -to ddr4d_dq[70] +set_location_assignment PIN_CU38 -to ddr4d_dq[71] +set_location_assignment PIN_CH55 -to ddr4d_dbi_n[0] +set_location_assignment PIN_CM55 -to ddr4d_dbi_n[1] +set_location_assignment PIN_CG48 -to ddr4d_dbi_n[2] +set_location_assignment PIN_DC48 -to ddr4d_dbi_n[3] +set_location_assignment PIN_DB41 -to ddr4d_dbi_n[4] +set_location_assignment PIN_CN48 -to ddr4d_dbi_n[5] +set_location_assignment PIN_DC34 -to ddr4d_dbi_n[6] +set_location_assignment PIN_CU34 -to ddr4d_dbi_n[7] +set_location_assignment PIN_CV41 -to ddr4d_dbi_n[8] +set_location_assignment PIN_CN32 -to ddr4d_cs_n[0] +set_location_assignment PIN_CN36 -to ddr4d_cs_n[1] +set_location_assignment PIN_CK31 -to ddr4d_reset_n +set_location_assignment PIN_CM33 -to ddr4d_odt[0] +set_location_assignment PIN_CK33 -to ddr4d_odt[1] +set_location_assignment PIN_CL36 -to ddr4d_par +set_location_assignment PIN_CN42 -to ddr4d_alert_n +set_location_assignment PIN_CL32 -to ddr4d_act_n +set_location_assignment PIN_CY53 -to ddr4d_event_n +set_location_assignment PIN_DC54 -to ddr4d_scl +set_location_assignment PIN_DB53 -to ddr4d_sda +set_location_assignment PIN_CM39 -to ddr4d_rzq + +set_instance_assignment -name IO_STANDARD "True Differential Signaling" -to ddr4d_refclk_p +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[2] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[3] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[4] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[5] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[6] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[7] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[8] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[9] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[10] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[11] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[12] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[13] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[14] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[15] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_a[16] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_ba[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_ba[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_bg[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_bg[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4d_ck[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4d_ck[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4d_ck_n[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V SSTL" -to ddr4d_ck_n[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_cke[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_cke[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[2] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[3] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[4] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[5] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[6] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs[8] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[0] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[1] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[2] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[3] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[4] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[5] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[6] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[7] +set_instance_assignment -name IO_STANDARD "DIFFERENTIAL 1.2-V POD" -to ddr4d_dqs_n[8] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[0] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[1] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[2] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[3] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[4] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[5] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[6] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[7] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[8] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[9] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[10] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[11] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[12] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[13] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[14] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[15] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[16] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[17] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[18] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[19] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[20] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[21] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[22] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[23] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[24] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[25] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[26] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[27] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[28] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[29] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[30] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[31] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[32] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[33] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[34] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[35] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[36] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[37] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[38] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[39] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[40] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[41] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[42] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[43] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[44] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[45] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[46] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[47] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[48] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[49] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[50] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[51] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[52] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[53] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[54] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[55] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[56] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[57] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[58] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[59] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[60] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[61] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[62] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[63] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[64] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[65] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[66] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[67] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[68] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[69] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[70] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dq[71] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[0] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[1] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[2] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[3] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[4] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[5] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[6] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[7] +set_instance_assignment -name IO_STANDARD "1.2-V POD" -to ddr4d_dbi_n[8] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_cs_n[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_cs_n[1] +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4d_reset_n +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_odt[0] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_odt[1] +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_par +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4d_alert_n +set_instance_assignment -name IO_STANDARD "SSTL-12" -to ddr4d_act_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4d_event_n +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4d_scl +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4d_sda +set_instance_assignment -name IO_STANDARD "1.2 V" -to ddr4d_rzq diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/fpga.sdc b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga.sdc new file mode 100644 index 000000000..abd73a732 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga.sdc @@ -0,0 +1,85 @@ +# Timing constraints for the Terasic DE10-Agilex FPGA development board + +set_time_format -unit ns -decimal_places 3 + +# Clock constraints +create_clock -period 10.000 -name "clk_100_b2a" [ get_ports "clk_100_b2a" ] +create_clock -period 20.000 -name "clk_50_b3a" [ get_ports "clk_50_b3a" ] +create_clock -period 20.000 -name "clk_50_b3c" [ get_ports "clk_50_b3c" ] +create_clock -period 32.552 -name "clk_30m72" [ get_ports "clk_30m72" ] +create_clock -period 20.000 -name "clk_from_si5397a_0" [ get_ports "clk_from_si5397a_p[0]" ] +create_clock -period 20.000 -name "clk_from_si5397a_1" [ get_ports "clk_from_si5397a_p[1]" ] + +create_clock -period 10.000 -name "pcie_refclk_0" [ get_ports "pcie_refclk_p[0]" ] +create_clock -period 10.000 -name "pcie_refclk_1" [ get_ports "pcie_refclk_p[1]" ] + +create_clock -period 6.400 -name "qsfpdda_refclk" [ get_ports "qsfpdda_refclk_p" ] +create_clock -period 6.400 -name "qsfpddb_refclk" [ get_ports "qsfpddb_refclk_p" ] +create_clock -period 6.400 -name "qsfpddrsv_refclk" [ get_ports "qsfpddrsv_refclk_p" ] + +create_clock -period 30.000 -name "ddr4a_refclk" [ get_ports "ddr4a_refclk_p" ] +create_clock -period 30.000 -name "ddr4b_refclk" [ get_ports "ddr4b_refclk_p" ] +create_clock -period 30.000 -name "ddr4c_refclk" [ get_ports "ddr4c_refclk_p" ] +create_clock -period 30.000 -name "ddr4d_refclk" [ get_ports "ddr4d_refclk_p" ] + +derive_clock_uncertainty + +set_clock_groups -asynchronous -group [ get_clocks "clk_100_b2a" ] +set_clock_groups -asynchronous -group [ get_clocks "clk_50_b3a" ] +set_clock_groups -asynchronous -group [ get_clocks "clk_50_b3c" ] +set_clock_groups -asynchronous -group [ get_clocks "clk_30m72" ] +set_clock_groups -asynchronous -group [ get_clocks "clk_from_si5397a_0" ] +set_clock_groups -asynchronous -group [ get_clocks "clk_from_si5397a_1" ] + +set_clock_groups -asynchronous -group [ get_clocks "pcie_refclk_0" ] +set_clock_groups -asynchronous -group [ get_clocks "pcie_refclk_1" ] + +set_clock_groups -asynchronous -group [ get_clocks "qsfpdda_refclk" ] +set_clock_groups -asynchronous -group [ get_clocks "qsfpddb_refclk" ] +set_clock_groups -asynchronous -group [ get_clocks "qsfpddrsv_refclk" ] + +set_clock_groups -asynchronous -group [ get_clocks "ddr4a_refclk" ] +set_clock_groups -asynchronous -group [ get_clocks "ddr4b_refclk" ] +set_clock_groups -asynchronous -group [ get_clocks "ddr4c_refclk" ] +set_clock_groups -asynchronous -group [ get_clocks "ddr4d_refclk" ] + +# JTAG constraints +# create_clock -name "altera_reserved_tck" -period 40.800 "altera_reserved_tck" + +# set_clock_groups -asynchronous -group [get_clocks "altera_reserved_tck"] + +# IO constraints +set_false_path -from "cpu_resetn" +set_false_path -from "button[*]" +set_false_path -from "sw[*]" +set_false_path -to "led[*]" +set_false_path -to "led_bracket[*]" + +set_false_path -from "pcie_perst_n" + + +source ../lib/eth/lib/axis/syn/quartus_pro/sync_reset.sdc + +# clocking infrastructure +constrain_sync_reset_inst "sync_reset_100mhz_inst" +constrain_sync_reset_inst "ptp_rst_reset_sync_inst" + +# PCIe clock +set_clock_groups -asynchronous -group [ get_clocks "pcie_hip_inst|intel_pcie_ptile_ast_0|inst|inst|maib_and_tile|xcvr_hip_native|rx_ch15" ] + +# E-Tile MACs +proc constrain_etile_mac_dual { inst } { + puts "Inserting timing constraints for MAC dual $inst" + + foreach mac {mac_02_inst mac_13_inst} { + set_clock_groups -asynchronous -group [ get_clocks "$inst|$mac|alt_ehipc3_fm_0|alt_ehipc3_fm_hard_inst|E100GX4_FEC_PTP_PR.nphy_ptp0|alt_ehipc3_fm_nphy_elane_ptp|tx_clkout|ch0" ] + set_clock_groups -asynchronous -group [ get_clocks "$inst|$mac|alt_ehipc3_fm_0|alt_ehipc3_fm_hard_inst|E100GX4_FEC_PTP_PR.nphy_ptp1|alt_ehipc3_fm_nphy_elane_ptp|tx_clkout|ch0" ] + } + + for {set i 0} {$i < 2} {incr i} { + constrain_sync_reset_inst "$inst|mac_ch[$i].mac_reset_sync_inst" + } +} + +constrain_etile_mac_dual "qsfpdda_mac_inst" +constrain_etile_mac_dual "qsfpddb_mac_inst" diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24AR0/Makefile b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24AR0/Makefile new file mode 100644 index 000000000..a547239a7 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24AR0/Makefile @@ -0,0 +1,129 @@ + +# FPGA settings +FPGA_TOP = fpga +FPGA_FAMILY = "Agilex" +FPGA_DEVICE = AGFB014R24A2E2VR0 + +# Files for synthesis +SYN_FILES = rtl/fpga.v +SYN_FILES += rtl/fpga_core.v +SYN_FILES += rtl/debounce_switch.v +SYN_FILES += rtl/sync_signal.v +SYN_FILES += rtl/eth_mac_dual_wrapper.v +SYN_FILES += rtl/xcvr_ctrl.v +SYN_FILES += rtl/common/mqnic_core_pcie_ptile.v +SYN_FILES += rtl/common/mqnic_core_pcie.v +SYN_FILES += rtl/common/mqnic_core.v +SYN_FILES += rtl/common/mqnic_interface.v +SYN_FILES += rtl/common/mqnic_interface_tx.v +SYN_FILES += rtl/common/mqnic_interface_rx.v +SYN_FILES += rtl/common/mqnic_port.v +SYN_FILES += rtl/common/mqnic_port_tx.v +SYN_FILES += rtl/common/mqnic_port_rx.v +SYN_FILES += rtl/common/mqnic_egress.v +SYN_FILES += rtl/common/mqnic_ingress.v +SYN_FILES += rtl/common/mqnic_l2_egress.v +SYN_FILES += rtl/common/mqnic_l2_ingress.v +SYN_FILES += rtl/common/mqnic_rx_queue_map.v +SYN_FILES += rtl/common/mqnic_ptp.v +SYN_FILES += rtl/common/mqnic_ptp_clock.v +SYN_FILES += rtl/common/mqnic_ptp_perout.v +SYN_FILES += rtl/common/mqnic_port_map_mac_axis.v +SYN_FILES += rtl/common/cpl_write.v +SYN_FILES += rtl/common/cpl_op_mux.v +SYN_FILES += rtl/common/desc_fetch.v +SYN_FILES += rtl/common/desc_op_mux.v +SYN_FILES += rtl/common/event_mux.v +SYN_FILES += rtl/common/queue_manager.v +SYN_FILES += rtl/common/cpl_queue_manager.v +SYN_FILES += rtl/common/tx_fifo.v +SYN_FILES += rtl/common/rx_fifo.v +SYN_FILES += rtl/common/tx_req_mux.v +SYN_FILES += rtl/common/tx_engine.v +SYN_FILES += rtl/common/rx_engine.v +SYN_FILES += rtl/common/tx_checksum.v +SYN_FILES += rtl/common/rx_hash.v +SYN_FILES += rtl/common/rx_checksum.v +SYN_FILES += rtl/common/stats_counter.v +SYN_FILES += rtl/common/stats_collect.v +SYN_FILES += rtl/common/stats_pcie_if.v +SYN_FILES += rtl/common/stats_pcie_tlp.v +SYN_FILES += rtl/common/stats_dma_if_pcie.v +SYN_FILES += rtl/common/stats_dma_latency.v +SYN_FILES += rtl/common/mqnic_tx_scheduler_block_rr.v +SYN_FILES += rtl/common/tx_scheduler_rr.v +SYN_FILES += rtl/common/tdma_scheduler.v +SYN_FILES += rtl/common/avst2axis.v +SYN_FILES += rtl/common/axis2avst.v +SYN_FILES += rtl/common/mac_ts_insert.v +SYN_FILES += lib/eth/rtl/lfsr.v +SYN_FILES += lib/eth/rtl/ptp_clock.v +SYN_FILES += lib/eth/rtl/ptp_clock_cdc.v +SYN_FILES += lib/eth/rtl/ptp_perout.v +SYN_FILES += lib/axi/rtl/axil_interconnect.v +SYN_FILES += lib/axi/rtl/axil_crossbar.v +SYN_FILES += lib/axi/rtl/axil_crossbar_addr.v +SYN_FILES += lib/axi/rtl/axil_crossbar_rd.v +SYN_FILES += lib/axi/rtl/axil_crossbar_wr.v +SYN_FILES += lib/axi/rtl/axil_reg_if.v +SYN_FILES += lib/axi/rtl/axil_reg_if_rd.v +SYN_FILES += lib/axi/rtl/axil_reg_if_wr.v +SYN_FILES += lib/axi/rtl/axil_register_rd.v +SYN_FILES += lib/axi/rtl/axil_register_wr.v +SYN_FILES += lib/axi/rtl/arbiter.v +SYN_FILES += lib/axi/rtl/priority_encoder.v +SYN_FILES += lib/axis/rtl/axis_adapter.v +SYN_FILES += lib/axis/rtl/axis_arb_mux.v +SYN_FILES += lib/axis/rtl/axis_async_fifo.v +SYN_FILES += lib/axis/rtl/axis_async_fifo_adapter.v +SYN_FILES += lib/axis/rtl/axis_demux.v +SYN_FILES += lib/axis/rtl/axis_fifo.v +SYN_FILES += lib/axis/rtl/axis_fifo_adapter.v +SYN_FILES += lib/axis/rtl/axis_pipeline_fifo.v +SYN_FILES += lib/axis/rtl/axis_register.v +SYN_FILES += lib/axis/rtl/sync_reset.v +SYN_FILES += lib/pcie/rtl/pcie_axil_master.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_demux.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_demux_bar.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_mux.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_fifo.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_fifo_raw.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_fifo_mux.v +SYN_FILES += lib/pcie/rtl/pcie_msix.v +SYN_FILES += lib/pcie/rtl/dma_if_pcie.v +SYN_FILES += lib/pcie/rtl/dma_if_pcie_rd.v +SYN_FILES += lib/pcie/rtl/dma_if_pcie_wr.v +SYN_FILES += lib/pcie/rtl/dma_if_mux.v +SYN_FILES += lib/pcie/rtl/dma_if_mux_rd.v +SYN_FILES += lib/pcie/rtl/dma_if_mux_wr.v +SYN_FILES += lib/pcie/rtl/dma_if_desc_mux.v +SYN_FILES += lib/pcie/rtl/dma_ram_demux_rd.v +SYN_FILES += lib/pcie/rtl/dma_ram_demux_wr.v +SYN_FILES += lib/pcie/rtl/dma_psdpram.v +SYN_FILES += lib/pcie/rtl/dma_client_axis_sink.v +SYN_FILES += lib/pcie/rtl/dma_client_axis_source.v +SYN_FILES += lib/pcie/rtl/pcie_ptile_if.v +SYN_FILES += lib/pcie/rtl/pcie_ptile_if_rx.v +SYN_FILES += lib/pcie/rtl/pcie_ptile_if_tx.v +SYN_FILES += lib/pcie/rtl/pcie_ptile_cfg.v +SYN_FILES += lib/pcie/rtl/pulse_merge.v + +# IP files +IP_TCL_FILES += ip/reset_release.tcl +IP_TCL_FILES += ip/pcie.tcl +IP_TCL_FILES += ip/mac_02.tcl +IP_TCL_FILES += ip/mac_13.tcl + +# QSF files +QSF_FILES = fpga.qsf + +# SDC files +SDC_FILES = fpga.sdc + +# Configuration +CONFIG_TCL_FILES = ./config.tcl + +include ../common/quartus_pro.mk + +program: fpga + quartus_pgm --no_banner --mode=jtag -o "P;$(FPGA_TOP).sof@1" diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24AR0/config.tcl b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24AR0/config.tcl new file mode 100644 index 000000000..55c74c5fb --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24AR0/config.tcl @@ -0,0 +1,242 @@ +# Copyright 2022, The Regents of the University of California. +# All rights reserved. +# +# Redistribution and use in source and binary forms, with or without +# modification, are permitted provided that the following conditions are met: +# +# 1. Redistributions of source code must retain the above copyright notice, +# this list of conditions and the following disclaimer. +# +# 2. Redistributions in binary form must reproduce the above copyright notice, +# this list of conditions and the following disclaimer in the documentation +# and/or other materials provided with the distribution. +# +# THIS SOFTWARE IS PROVIDED BY THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ''AS +# IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE +# IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE +# DISCLAIMED. IN NO EVENT SHALL THE REGENTS OF THE UNIVERSITY OF CALIFORNIA OR +# CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, +# EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT +# OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS +# INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN +# CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING +# IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY +# OF SUCH DAMAGE. +# +# The views and conclusions contained in the software and documentation are those +# of the authors and should not be interpreted as representing official policies, +# either expressed or implied, of The Regents of the University of California. + +set params [dict create] + +# collect build information +set build_date [clock seconds] +set git_hash 00000000 +set git_tag "" + +if { [catch {set git_hash [exec git rev-parse --short=8 HEAD]}] } { + puts "Error running git or project not under version control" +} + +if { [catch {set git_tag [exec git describe --tags HEAD]}] } { + puts "Error running git, project not under version control, or no tag found" +} + +puts "Build date: ${build_date}" +puts "Git hash: ${git_hash}" +puts "Git tag: ${git_tag}" + +if { ! [regsub {^.*(\d+\.\d+\.\d+([\.-]\d+)?).*$} $git_tag {\1} tag_ver ] } { + puts "Failed to extract version from git tag" + set tag_ver 0.0.1 +} + +puts "Tag version: ${tag_ver}" + +# FW and board IDs +set fpga_id [expr 0x034120DD] +set fw_id [expr 0x00000000] +set fw_ver $tag_ver +set board_vendor_id [expr 0x1172] +set board_device_id [expr 0xB00A] +set board_ver 1.0 +set release_info [expr 0x00000000] + +# PCIe IDs +set pcie_vendor_id [expr 0x1234] +set pcie_device_id [expr 0x1001] +set pcie_class_code [expr 0x020000] +set pcie_revision_id [expr 0x00] +set pcie_subsystem_vendor_id $board_vendor_id +set pcie_subsystem_device_id $board_device_id + +dict set params FPGA_ID [format "32'h%08x" $fpga_id] +dict set params FW_ID [format "32'h%08x" $fw_id] +dict set params FW_VER [format "32'h%02x%02x%02x%02x" {*}[split $fw_ver .-] 0 0 0 0] +dict set params BOARD_ID [format "32'h%04x%04x" $board_vendor_id $board_device_id] +dict set params BOARD_VER [format "32'h%02x%02x%02x%02x" {*}[split $board_ver .-] 0 0 0 0] +dict set params BUILD_DATE "32'd${build_date}" +dict set params GIT_HASH "32'h${git_hash}" +dict set params RELEASE_INFO [format "32'h%08x" $release_info] + +# Structural configuration +dict set params IF_COUNT "2" +dict set params PORTS_PER_IF "1" +dict set params SCHED_PER_IF [dict get $params PORTS_PER_IF] +dict set params PORT_MASK "0" + +# PTP configuration +dict set params PTP_CLOCK_PIPELINE "0" +dict set params PTP_CLOCK_CDC_PIPELINE "0" +dict set params PTP_PORT_CDC_PIPELINE "0" +dict set params PTP_PEROUT_ENABLE "1" +dict set params PTP_PEROUT_COUNT "1" + +# Queue manager configuration +dict set params EVENT_QUEUE_OP_TABLE_SIZE "32" +dict set params TX_QUEUE_OP_TABLE_SIZE "32" +dict set params RX_QUEUE_OP_TABLE_SIZE "32" +dict set params TX_CPL_QUEUE_OP_TABLE_SIZE [dict get $params TX_QUEUE_OP_TABLE_SIZE] +dict set params RX_CPL_QUEUE_OP_TABLE_SIZE [dict get $params RX_QUEUE_OP_TABLE_SIZE] +dict set params EVENT_QUEUE_INDEX_WIDTH "6" +dict set params TX_QUEUE_INDEX_WIDTH "10" +dict set params RX_QUEUE_INDEX_WIDTH "8" +dict set params TX_CPL_QUEUE_INDEX_WIDTH [dict get $params TX_QUEUE_INDEX_WIDTH] +dict set params RX_CPL_QUEUE_INDEX_WIDTH [dict get $params RX_QUEUE_INDEX_WIDTH] +dict set params EVENT_QUEUE_PIPELINE "3" +dict set params TX_QUEUE_PIPELINE [expr 3+([dict get $params TX_QUEUE_INDEX_WIDTH] > 12 ? [dict get $params TX_QUEUE_INDEX_WIDTH]-12 : 0)] +dict set params RX_QUEUE_PIPELINE [expr 3+([dict get $params RX_QUEUE_INDEX_WIDTH] > 12 ? [dict get $params RX_QUEUE_INDEX_WIDTH]-12 : 0)] +dict set params TX_CPL_QUEUE_PIPELINE [dict get $params TX_QUEUE_PIPELINE] +dict set params RX_CPL_QUEUE_PIPELINE [dict get $params RX_QUEUE_PIPELINE] + +# TX and RX engine configuration +dict set params TX_DESC_TABLE_SIZE "32" +dict set params RX_DESC_TABLE_SIZE "32" + +# Scheduler configuration +dict set params TX_SCHEDULER_OP_TABLE_SIZE [dict get $params TX_DESC_TABLE_SIZE] +dict set params TX_SCHEDULER_PIPELINE [dict get $params TX_QUEUE_PIPELINE] +dict set params TDMA_INDEX_WIDTH "6" + +# Interface configuration +dict set params PTP_TS_ENABLE "1" +dict set params TX_CPL_FIFO_DEPTH "32" +dict set params TX_CHECKSUM_ENABLE "1" +dict set params RX_RSS_ENABLE "1" +dict set params RX_HASH_ENABLE "1" +dict set params RX_CHECKSUM_ENABLE "1" +dict set params TX_FIFO_DEPTH "32768" +dict set params RX_FIFO_DEPTH "131072" +dict set params MAX_TX_SIZE "9214" +dict set params MAX_RX_SIZE "9214" +dict set params TX_RAM_SIZE "131072" +dict set params RX_RAM_SIZE "131072" + +# Application block configuration +dict set params APP_ID "32'h00000000" +dict set params APP_ENABLE "0" +dict set params APP_CTRL_ENABLE "1" +dict set params APP_DMA_ENABLE "1" +dict set params APP_AXIS_DIRECT_ENABLE "1" +dict set params APP_AXIS_SYNC_ENABLE "1" +dict set params APP_AXIS_IF_ENABLE "1" +dict set params APP_STAT_ENABLE "1" + +# DMA interface configuration +dict set params DMA_IMM_ENABLE "0" +dict set params DMA_IMM_WIDTH "32" +dict set params DMA_LEN_WIDTH "16" +dict set params DMA_TAG_WIDTH "16" +dict set params RAM_ADDR_WIDTH [expr int(ceil(log(max([dict get $params TX_RAM_SIZE], [dict get $params RX_RAM_SIZE]))/log(2)))] +dict set params RAM_PIPELINE "2" + +# PCIe interface configuration +dict set params SEG_COUNT "2" +dict set params SEG_DATA_WIDTH "256" +dict set params SEG_EMPTY_WIDTH [expr int(ceil(log([dict get $params SEG_DATA_WIDTH]/32.0)/log(2)))] +dict set params TX_SEQ_NUM_WIDTH "6" +dict set params PCIE_TAG_COUNT "256" +dict set params PCIE_DMA_READ_OP_TABLE_SIZE [dict get $params PCIE_TAG_COUNT] +dict set params PCIE_DMA_READ_TX_LIMIT "16" +dict set params PCIE_DMA_READ_TX_FC_ENABLE "1" +dict set params PCIE_DMA_WRITE_OP_TABLE_SIZE "16" +dict set params PCIE_DMA_WRITE_TX_LIMIT "3" +dict set params PCIE_DMA_WRITE_TX_FC_ENABLE "1" + +# Interrupt configuration +dict set params IRQ_INDEX_WIDTH [dict get $params EVENT_QUEUE_INDEX_WIDTH] + +# AXI lite interface configuration (control) +dict set params AXIL_CTRL_DATA_WIDTH "32" +dict set params AXIL_CTRL_ADDR_WIDTH "24" + +# AXI lite interface configuration (application control) +dict set params AXIL_APP_CTRL_DATA_WIDTH [dict get $params AXIL_CTRL_DATA_WIDTH] +dict set params AXIL_APP_CTRL_ADDR_WIDTH "24" + +# Ethernet interface configuration +dict set params AXIS_ETH_TX_PIPELINE "0" +dict set params AXIS_ETH_TX_FIFO_PIPELINE "2" +dict set params AXIS_ETH_TX_TS_PIPELINE "0" +dict set params AXIS_ETH_RX_PIPELINE "0" +dict set params AXIS_ETH_RX_FIFO_PIPELINE "2" + +# Statistics counter subsystem +dict set params STAT_ENABLE "0" +dict set params STAT_DMA_ENABLE "1" +dict set params STAT_PCIE_ENABLE "1" +dict set params STAT_INC_WIDTH "24" +dict set params STAT_ID_WIDTH "12" + +# PCIe IP core settings +set pcie intel_pcie_ptile_ast_0 +set pcie_ip pcie +set core core16 +set fp [open "update_ip_${pcie_ip}.tcl" "w"] + +puts $fp "package require qsys" +puts $fp "load_system ip/${pcie_ip}.ip" + +# PCIe IDs +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_pci_type0_device_id_hwtcl} {$pcie_device_id}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_pci_type0_vendor_id_hwtcl} {$pcie_vendor_id}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_class_code_hwtcl} {$pcie_class_code}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_revision_id_hwtcl} {$pcie_revision_id}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_subsys_dev_id_hwtcl} {$pcie_subsystem_device_id}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_subsys_vendor_id_hwtcl} {$pcie_subsystem_vendor_id}" + +# PCIe IP core configuration +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_pci_msix_table_size_hwtcl} {[expr 2**[dict get $params IRQ_INDEX_WIDTH]-1]}" + +# configure BAR settings +proc configure_bar {fp pcie core pf bar aperture} { + if {$aperture > 0} { + puts "PF${pf} BAR${bar}: aperture ${aperture} bits" + + puts $fp "set_instance_parameter_value ${pcie} {${core}_pf${pf}_bar${bar}_address_width_hwtcl} {${aperture}}" + puts $fp "set_instance_parameter_value ${pcie} {${core}_pf${pf}_bar${bar}_type_hwtcl} {64-bit prefetchable memory}" + + return + } + puts "PF${pf} BAR${bar}: disabled" + + puts $fp "set_instance_parameter_value ${pcie} {${core}_pf${pf}_bar${bar}_address_width_hwtcl} {0}" + puts $fp "set_instance_parameter_value ${pcie} {${core}_pf${pf}_bar${bar}_type_hwtcl} {Disabled}" +} + +# Control BAR (BAR 0) +configure_bar $fp $pcie $core 0 0 [dict get $params AXIL_CTRL_ADDR_WIDTH] + +# Application BAR (BAR 2) +configure_bar $fp $pcie $core 0 2 [expr [dict get $params APP_ENABLE] ? [dict get $params AXIL_APP_CTRL_ADDR_WIDTH] : 0] + +puts $fp "save_system" +close $fp + +# apply parameters to PCIe IP core +exec -ignorestderr qsys-script "--qpf=fpga.qpf" "--script=update_ip_${pcie_ip}.tcl" + +# apply parameters to top-level +dict for {name value} $params { + set_parameter -name $name $value +} diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24B/Makefile b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24B/Makefile new file mode 100644 index 000000000..238021362 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24B/Makefile @@ -0,0 +1,129 @@ + +# FPGA settings +FPGA_TOP = fpga +FPGA_FAMILY = "Agilex" +FPGA_DEVICE = AGFB014R24B2E2V + +# Files for synthesis +SYN_FILES = rtl/fpga.v +SYN_FILES += rtl/fpga_core.v +SYN_FILES += rtl/debounce_switch.v +SYN_FILES += rtl/sync_signal.v +SYN_FILES += rtl/eth_mac_dual_wrapper.v +SYN_FILES += rtl/xcvr_ctrl.v +SYN_FILES += rtl/common/mqnic_core_pcie_ptile.v +SYN_FILES += rtl/common/mqnic_core_pcie.v +SYN_FILES += rtl/common/mqnic_core.v +SYN_FILES += rtl/common/mqnic_interface.v +SYN_FILES += rtl/common/mqnic_interface_tx.v +SYN_FILES += rtl/common/mqnic_interface_rx.v +SYN_FILES += rtl/common/mqnic_port.v +SYN_FILES += rtl/common/mqnic_port_tx.v +SYN_FILES += rtl/common/mqnic_port_rx.v +SYN_FILES += rtl/common/mqnic_egress.v +SYN_FILES += rtl/common/mqnic_ingress.v +SYN_FILES += rtl/common/mqnic_l2_egress.v +SYN_FILES += rtl/common/mqnic_l2_ingress.v +SYN_FILES += rtl/common/mqnic_rx_queue_map.v +SYN_FILES += rtl/common/mqnic_ptp.v +SYN_FILES += rtl/common/mqnic_ptp_clock.v +SYN_FILES += rtl/common/mqnic_ptp_perout.v +SYN_FILES += rtl/common/mqnic_port_map_mac_axis.v +SYN_FILES += rtl/common/cpl_write.v +SYN_FILES += rtl/common/cpl_op_mux.v +SYN_FILES += rtl/common/desc_fetch.v +SYN_FILES += rtl/common/desc_op_mux.v +SYN_FILES += rtl/common/event_mux.v +SYN_FILES += rtl/common/queue_manager.v +SYN_FILES += rtl/common/cpl_queue_manager.v +SYN_FILES += rtl/common/tx_fifo.v +SYN_FILES += rtl/common/rx_fifo.v +SYN_FILES += rtl/common/tx_req_mux.v +SYN_FILES += rtl/common/tx_engine.v +SYN_FILES += rtl/common/rx_engine.v +SYN_FILES += rtl/common/tx_checksum.v +SYN_FILES += rtl/common/rx_hash.v +SYN_FILES += rtl/common/rx_checksum.v +SYN_FILES += rtl/common/stats_counter.v +SYN_FILES += rtl/common/stats_collect.v +SYN_FILES += rtl/common/stats_pcie_if.v +SYN_FILES += rtl/common/stats_pcie_tlp.v +SYN_FILES += rtl/common/stats_dma_if_pcie.v +SYN_FILES += rtl/common/stats_dma_latency.v +SYN_FILES += rtl/common/mqnic_tx_scheduler_block_rr.v +SYN_FILES += rtl/common/tx_scheduler_rr.v +SYN_FILES += rtl/common/tdma_scheduler.v +SYN_FILES += rtl/common/avst2axis.v +SYN_FILES += rtl/common/axis2avst.v +SYN_FILES += rtl/common/mac_ts_insert.v +SYN_FILES += lib/eth/rtl/lfsr.v +SYN_FILES += lib/eth/rtl/ptp_clock.v +SYN_FILES += lib/eth/rtl/ptp_clock_cdc.v +SYN_FILES += lib/eth/rtl/ptp_perout.v +SYN_FILES += lib/axi/rtl/axil_interconnect.v +SYN_FILES += lib/axi/rtl/axil_crossbar.v +SYN_FILES += lib/axi/rtl/axil_crossbar_addr.v +SYN_FILES += lib/axi/rtl/axil_crossbar_rd.v +SYN_FILES += lib/axi/rtl/axil_crossbar_wr.v +SYN_FILES += lib/axi/rtl/axil_reg_if.v +SYN_FILES += lib/axi/rtl/axil_reg_if_rd.v +SYN_FILES += lib/axi/rtl/axil_reg_if_wr.v +SYN_FILES += lib/axi/rtl/axil_register_rd.v +SYN_FILES += lib/axi/rtl/axil_register_wr.v +SYN_FILES += lib/axi/rtl/arbiter.v +SYN_FILES += lib/axi/rtl/priority_encoder.v +SYN_FILES += lib/axis/rtl/axis_adapter.v +SYN_FILES += lib/axis/rtl/axis_arb_mux.v +SYN_FILES += lib/axis/rtl/axis_async_fifo.v +SYN_FILES += lib/axis/rtl/axis_async_fifo_adapter.v +SYN_FILES += lib/axis/rtl/axis_demux.v +SYN_FILES += lib/axis/rtl/axis_fifo.v +SYN_FILES += lib/axis/rtl/axis_fifo_adapter.v +SYN_FILES += lib/axis/rtl/axis_pipeline_fifo.v +SYN_FILES += lib/axis/rtl/axis_register.v +SYN_FILES += lib/axis/rtl/sync_reset.v +SYN_FILES += lib/pcie/rtl/pcie_axil_master.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_demux.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_demux_bar.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_mux.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_fifo.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_fifo_raw.v +SYN_FILES += lib/pcie/rtl/pcie_tlp_fifo_mux.v +SYN_FILES += lib/pcie/rtl/pcie_msix.v +SYN_FILES += lib/pcie/rtl/dma_if_pcie.v +SYN_FILES += lib/pcie/rtl/dma_if_pcie_rd.v +SYN_FILES += lib/pcie/rtl/dma_if_pcie_wr.v +SYN_FILES += lib/pcie/rtl/dma_if_mux.v +SYN_FILES += lib/pcie/rtl/dma_if_mux_rd.v +SYN_FILES += lib/pcie/rtl/dma_if_mux_wr.v +SYN_FILES += lib/pcie/rtl/dma_if_desc_mux.v +SYN_FILES += lib/pcie/rtl/dma_ram_demux_rd.v +SYN_FILES += lib/pcie/rtl/dma_ram_demux_wr.v +SYN_FILES += lib/pcie/rtl/dma_psdpram.v +SYN_FILES += lib/pcie/rtl/dma_client_axis_sink.v +SYN_FILES += lib/pcie/rtl/dma_client_axis_source.v +SYN_FILES += lib/pcie/rtl/pcie_ptile_if.v +SYN_FILES += lib/pcie/rtl/pcie_ptile_if_rx.v +SYN_FILES += lib/pcie/rtl/pcie_ptile_if_tx.v +SYN_FILES += lib/pcie/rtl/pcie_ptile_cfg.v +SYN_FILES += lib/pcie/rtl/pulse_merge.v + +# IP files +IP_TCL_FILES += ip/reset_release.tcl +IP_TCL_FILES += ip/pcie.tcl +IP_TCL_FILES += ip/mac_02.tcl +IP_TCL_FILES += ip/mac_13.tcl + +# QSF files +QSF_FILES = fpga.qsf + +# SDC files +SDC_FILES = fpga.sdc + +# Configuration +CONFIG_TCL_FILES = ./config.tcl + +include ../common/quartus_pro.mk + +program: fpga + quartus_pgm --no_banner --mode=jtag -o "P;$(FPGA_TOP).sof@1" diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24B/config.tcl b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24B/config.tcl new file mode 100644 index 000000000..b1bfc5b08 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/fpga_24B/config.tcl @@ -0,0 +1,242 @@ +# Copyright 2022, The Regents of the University of California. +# All rights reserved. +# +# Redistribution and use in source and binary forms, with or without +# modification, are permitted provided that the following conditions are met: +# +# 1. Redistributions of source code must retain the above copyright notice, +# this list of conditions and the following disclaimer. +# +# 2. Redistributions in binary form must reproduce the above copyright notice, +# this list of conditions and the following disclaimer in the documentation +# and/or other materials provided with the distribution. +# +# THIS SOFTWARE IS PROVIDED BY THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ''AS +# IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE +# IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE +# DISCLAIMED. IN NO EVENT SHALL THE REGENTS OF THE UNIVERSITY OF CALIFORNIA OR +# CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, +# EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT +# OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS +# INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN +# CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING +# IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY +# OF SUCH DAMAGE. +# +# The views and conclusions contained in the software and documentation are those +# of the authors and should not be interpreted as representing official policies, +# either expressed or implied, of The Regents of the University of California. + +set params [dict create] + +# collect build information +set build_date [clock seconds] +set git_hash 00000000 +set git_tag "" + +if { [catch {set git_hash [exec git rev-parse --short=8 HEAD]}] } { + puts "Error running git or project not under version control" +} + +if { [catch {set git_tag [exec git describe --tags HEAD]}] } { + puts "Error running git, project not under version control, or no tag found" +} + +puts "Build date: ${build_date}" +puts "Git hash: ${git_hash}" +puts "Git tag: ${git_tag}" + +if { ! [regsub {^.*(\d+\.\d+\.\d+([\.-]\d+)?).*$} $git_tag {\1} tag_ver ] } { + puts "Failed to extract version from git tag" + set tag_ver 0.0.1 +} + +puts "Tag version: ${tag_ver}" + +# FW and board IDs +set fpga_id [expr 0xC34120DD] +set fw_id [expr 0x00000000] +set fw_ver $tag_ver +set board_vendor_id [expr 0x1172] +set board_device_id [expr 0xB00A] +set board_ver 1.0 +set release_info [expr 0x00000000] + +# PCIe IDs +set pcie_vendor_id [expr 0x1234] +set pcie_device_id [expr 0x1001] +set pcie_class_code [expr 0x020000] +set pcie_revision_id [expr 0x00] +set pcie_subsystem_vendor_id $board_vendor_id +set pcie_subsystem_device_id $board_device_id + +dict set params FPGA_ID [format "32'h%08x" $fpga_id] +dict set params FW_ID [format "32'h%08x" $fw_id] +dict set params FW_VER [format "32'h%02x%02x%02x%02x" {*}[split $fw_ver .-] 0 0 0 0] +dict set params BOARD_ID [format "32'h%04x%04x" $board_vendor_id $board_device_id] +dict set params BOARD_VER [format "32'h%02x%02x%02x%02x" {*}[split $board_ver .-] 0 0 0 0] +dict set params BUILD_DATE "32'd${build_date}" +dict set params GIT_HASH "32'h${git_hash}" +dict set params RELEASE_INFO [format "32'h%08x" $release_info] + +# Structural configuration +dict set params IF_COUNT "2" +dict set params PORTS_PER_IF "1" +dict set params SCHED_PER_IF [dict get $params PORTS_PER_IF] +dict set params PORT_MASK "0" + +# PTP configuration +dict set params PTP_CLOCK_PIPELINE "0" +dict set params PTP_CLOCK_CDC_PIPELINE "0" +dict set params PTP_PORT_CDC_PIPELINE "0" +dict set params PTP_PEROUT_ENABLE "1" +dict set params PTP_PEROUT_COUNT "1" + +# Queue manager configuration +dict set params EVENT_QUEUE_OP_TABLE_SIZE "32" +dict set params TX_QUEUE_OP_TABLE_SIZE "32" +dict set params RX_QUEUE_OP_TABLE_SIZE "32" +dict set params TX_CPL_QUEUE_OP_TABLE_SIZE [dict get $params TX_QUEUE_OP_TABLE_SIZE] +dict set params RX_CPL_QUEUE_OP_TABLE_SIZE [dict get $params RX_QUEUE_OP_TABLE_SIZE] +dict set params EVENT_QUEUE_INDEX_WIDTH "6" +dict set params TX_QUEUE_INDEX_WIDTH "10" +dict set params RX_QUEUE_INDEX_WIDTH "8" +dict set params TX_CPL_QUEUE_INDEX_WIDTH [dict get $params TX_QUEUE_INDEX_WIDTH] +dict set params RX_CPL_QUEUE_INDEX_WIDTH [dict get $params RX_QUEUE_INDEX_WIDTH] +dict set params EVENT_QUEUE_PIPELINE "3" +dict set params TX_QUEUE_PIPELINE [expr 3+([dict get $params TX_QUEUE_INDEX_WIDTH] > 12 ? [dict get $params TX_QUEUE_INDEX_WIDTH]-12 : 0)] +dict set params RX_QUEUE_PIPELINE [expr 3+([dict get $params RX_QUEUE_INDEX_WIDTH] > 12 ? [dict get $params RX_QUEUE_INDEX_WIDTH]-12 : 0)] +dict set params TX_CPL_QUEUE_PIPELINE [dict get $params TX_QUEUE_PIPELINE] +dict set params RX_CPL_QUEUE_PIPELINE [dict get $params RX_QUEUE_PIPELINE] + +# TX and RX engine configuration +dict set params TX_DESC_TABLE_SIZE "32" +dict set params RX_DESC_TABLE_SIZE "32" + +# Scheduler configuration +dict set params TX_SCHEDULER_OP_TABLE_SIZE [dict get $params TX_DESC_TABLE_SIZE] +dict set params TX_SCHEDULER_PIPELINE [dict get $params TX_QUEUE_PIPELINE] +dict set params TDMA_INDEX_WIDTH "6" + +# Interface configuration +dict set params PTP_TS_ENABLE "1" +dict set params TX_CPL_FIFO_DEPTH "32" +dict set params TX_CHECKSUM_ENABLE "1" +dict set params RX_RSS_ENABLE "1" +dict set params RX_HASH_ENABLE "1" +dict set params RX_CHECKSUM_ENABLE "1" +dict set params TX_FIFO_DEPTH "32768" +dict set params RX_FIFO_DEPTH "131072" +dict set params MAX_TX_SIZE "9214" +dict set params MAX_RX_SIZE "9214" +dict set params TX_RAM_SIZE "131072" +dict set params RX_RAM_SIZE "131072" + +# Application block configuration +dict set params APP_ID "32'h00000000" +dict set params APP_ENABLE "0" +dict set params APP_CTRL_ENABLE "1" +dict set params APP_DMA_ENABLE "1" +dict set params APP_AXIS_DIRECT_ENABLE "1" +dict set params APP_AXIS_SYNC_ENABLE "1" +dict set params APP_AXIS_IF_ENABLE "1" +dict set params APP_STAT_ENABLE "1" + +# DMA interface configuration +dict set params DMA_IMM_ENABLE "0" +dict set params DMA_IMM_WIDTH "32" +dict set params DMA_LEN_WIDTH "16" +dict set params DMA_TAG_WIDTH "16" +dict set params RAM_ADDR_WIDTH [expr int(ceil(log(max([dict get $params TX_RAM_SIZE], [dict get $params RX_RAM_SIZE]))/log(2)))] +dict set params RAM_PIPELINE "2" + +# PCIe interface configuration +dict set params SEG_COUNT "2" +dict set params SEG_DATA_WIDTH "256" +dict set params SEG_EMPTY_WIDTH [expr int(ceil(log([dict get $params SEG_DATA_WIDTH]/32.0)/log(2)))] +dict set params TX_SEQ_NUM_WIDTH "6" +dict set params PCIE_TAG_COUNT "256" +dict set params PCIE_DMA_READ_OP_TABLE_SIZE [dict get $params PCIE_TAG_COUNT] +dict set params PCIE_DMA_READ_TX_LIMIT "16" +dict set params PCIE_DMA_READ_TX_FC_ENABLE "1" +dict set params PCIE_DMA_WRITE_OP_TABLE_SIZE "16" +dict set params PCIE_DMA_WRITE_TX_LIMIT "3" +dict set params PCIE_DMA_WRITE_TX_FC_ENABLE "1" + +# Interrupt configuration +dict set params IRQ_INDEX_WIDTH [dict get $params EVENT_QUEUE_INDEX_WIDTH] + +# AXI lite interface configuration (control) +dict set params AXIL_CTRL_DATA_WIDTH "32" +dict set params AXIL_CTRL_ADDR_WIDTH "24" + +# AXI lite interface configuration (application control) +dict set params AXIL_APP_CTRL_DATA_WIDTH [dict get $params AXIL_CTRL_DATA_WIDTH] +dict set params AXIL_APP_CTRL_ADDR_WIDTH "24" + +# Ethernet interface configuration +dict set params AXIS_ETH_TX_PIPELINE "0" +dict set params AXIS_ETH_TX_FIFO_PIPELINE "2" +dict set params AXIS_ETH_TX_TS_PIPELINE "0" +dict set params AXIS_ETH_RX_PIPELINE "0" +dict set params AXIS_ETH_RX_FIFO_PIPELINE "2" + +# Statistics counter subsystem +dict set params STAT_ENABLE "0" +dict set params STAT_DMA_ENABLE "1" +dict set params STAT_PCIE_ENABLE "1" +dict set params STAT_INC_WIDTH "24" +dict set params STAT_ID_WIDTH "12" + +# PCIe IP core settings +set pcie intel_pcie_ptile_ast_0 +set pcie_ip pcie +set core core16 +set fp [open "update_ip_${pcie_ip}.tcl" "w"] + +puts $fp "package require qsys" +puts $fp "load_system ip/${pcie_ip}.ip" + +# PCIe IDs +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_pci_type0_device_id_hwtcl} {$pcie_device_id}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_pci_type0_vendor_id_hwtcl} {$pcie_vendor_id}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_class_code_hwtcl} {$pcie_class_code}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_revision_id_hwtcl} {$pcie_revision_id}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_subsys_dev_id_hwtcl} {$pcie_subsystem_device_id}" +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_subsys_vendor_id_hwtcl} {$pcie_subsystem_vendor_id}" + +# PCIe IP core configuration +puts $fp "set_instance_parameter_value ${pcie} {${core}_pf0_pci_msix_table_size_hwtcl} {[expr 2**[dict get $params IRQ_INDEX_WIDTH]-1]}" + +# configure BAR settings +proc configure_bar {fp pcie core pf bar aperture} { + if {$aperture > 0} { + puts "PF${pf} BAR${bar}: aperture ${aperture} bits" + + puts $fp "set_instance_parameter_value ${pcie} {${core}_pf${pf}_bar${bar}_address_width_hwtcl} {${aperture}}" + puts $fp "set_instance_parameter_value ${pcie} {${core}_pf${pf}_bar${bar}_type_hwtcl} {64-bit prefetchable memory}" + + return + } + puts "PF${pf} BAR${bar}: disabled" + + puts $fp "set_instance_parameter_value ${pcie} {${core}_pf${pf}_bar${bar}_address_width_hwtcl} {0}" + puts $fp "set_instance_parameter_value ${pcie} {${core}_pf${pf}_bar${bar}_type_hwtcl} {Disabled}" +} + +# Control BAR (BAR 0) +configure_bar $fp $pcie $core 0 0 [dict get $params AXIL_CTRL_ADDR_WIDTH] + +# Application BAR (BAR 2) +configure_bar $fp $pcie $core 0 2 [expr [dict get $params APP_ENABLE] ? [dict get $params AXIL_APP_CTRL_ADDR_WIDTH] : 0] + +puts $fp "save_system" +close $fp + +# apply parameters to PCIe IP core +exec -ignorestderr qsys-script "--qpf=fpga.qpf" "--script=update_ip_${pcie_ip}.tcl" + +# apply parameters to top-level +dict for {name value} $params { + set_parameter -name $name $value +} diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/ip/mac_02.tcl b/fpga/mqnic/DE10_Agilex/fpga_100g/ip/mac_02.tcl new file mode 100644 index 000000000..ff6ac431e --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/ip/mac_02.tcl @@ -0,0 +1,285 @@ +package require -exact qsys 21.3 + +# create the system "mac_02" +proc do_create_mac_02 {} { + # create the system + create_system mac_02 + set_project_property DEVICE {AGFB014R24B2E2V} + set_project_property DEVICE_FAMILY {Agilex} + set_project_property HIDE_FROM_IP_CATALOG {true} + set_use_testbench_naming_pattern 0 {} + + # add HDL parameters + + # add the components + add_instance alt_ehipc3_fm_0 alt_ehipc3_fm + set_instance_parameter_value alt_ehipc3_fm_0 {AIB_test_sl} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {AN_CHAN} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {AN_PAUSE_C0} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {AN_PAUSE_C1} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {AVMM_test} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {AVMM_test_sl} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {CR_MODE} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {DEV_BOARD} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {EHIP_LOCATION} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ADME} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ADME_PTP_CHANNEL} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_AN} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ANLT} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ASYNC_ADAPTERS} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ASYNC_ADAPTERS_SL} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_JTAG_AVMM} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_LT} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PPM_TODSYNC} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PTP} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PTP_PPM} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PTP_RX_DESKEW} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PTP_TOG} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_RSFEC} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_SYNCE} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENHANCED_PTP_ACCURACY} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENHANCED_PTP_DBG} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {EN_DYN_FEC} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {EXAMPLE_DESIGN} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {GEN_SIM} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {GEN_SYNTH} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {HDL_FORMAT} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {LINK_TIMER_KR} {504} + set_instance_parameter_value alt_ehipc3_fm_0 {PHY_REFCLK} {156.250000} + set_instance_parameter_value alt_ehipc3_fm_0 {PHY_REFCLK_sl_0} {156.250000} + set_instance_parameter_value alt_ehipc3_fm_0 {PPM_VALUE_RX} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {PPM_VALUE_TX} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {RECONFIG_1025} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {REQUEST_RSFEC} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {RSFEC_CLOCKING_MODE} {ehip_common_clk} + set_instance_parameter_value alt_ehipc3_fm_0 {RSFEC_FIRST_LANE_SEL} {first_lane0} + set_instance_parameter_value alt_ehipc3_fm_0 {SL_OPT} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {STATUS_CLK_MHZ} {100.0} + set_instance_parameter_value alt_ehipc3_fm_0 {USE_PTP_PLLCH} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {XCVR_test} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {active_channel} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {additional_ipg_removed} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {additional_ipg_removed_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_multi_enable} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_cnt} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data0} {ctle_lf_val_a 999 ctle_lf_val_ada_a adaptable ctle_lf_min_a 999 ctle_lf_max_a 3 ctle_hf_val_a 999 ctle_hf_val_ada_a adaptable ctle_hf_min_a 999 ctle_hf_max_a 999 rf_p2_val_a 999 rf_p2_val_ada_a fix rf_p2_min_a 999 rf_p2_max_a 999 rf_p1_val_a 999 rf_p1_val_ada_a adaptable rf_p1_min_a 999 rf_p1_max_a 6 rf_reserved0_a 999 rf_p0_val_a 999 rf_p0_val_ada_a adaptable rf_reserved1_a 999 rf_b0t_a 10 ctle_gs1_val_a 2 ctle_gs2_val_a 2 rf_b1_a 1 rf_b1_ada_a fix rf_b0_a 1 rf_b0_ada_a fix rf_a_a 130 ctle_lf_val_b 999 ctle_lf_val_ada_b fix ctle_lf_min_b 999 ctle_lf_max_b 3 ctle_hf_val_b 999 ctle_hf_val_ada_b adaptable ctle_hf_min_b 999 ctle_hf_max_b 999 rf_p2_val_b 999 rf_p2_val_ada_b fix rf_p2_min_b 999 rf_p2_max_b 999 rf_p1_val_b 999 rf_p1_val_ada_b adaptable rf_p1_min_b 999 rf_p1_max_b 6 rf_reserved0_b 999 rf_p0_val_b 999 rf_p0_val_ada_b adaptable rf_reserved1_b 999 rf_b0t_b 10 ctle_gs1_val_b 2 ctle_gs2_val_b 2 rf_b1_b 8 rf_b1_ada_b fix rf_b0_b 1 rf_b0_ada_b fix rf_a_b 130} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data1} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data2} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data3} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data4} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data5} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data6} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data7} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_select} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {cal_recipe_sel} {NRZ_28Gbps_LR} + set_instance_parameter_value alt_ehipc3_fm_0 {core_variant} {3} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_ehip_rate_gui} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_enable_custom_sl_0} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_include_alternate_ports} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_include_refclk_mux_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_number_of_channel} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_gs1_val_a} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_gs1_val_b} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_gs2_val_a} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_gs2_val_b} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_max_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_max_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_min_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_min_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_val_ada_a} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_val_ada_b} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_max_a} {3} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_max_b} {3} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_min_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_min_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_val_ada_a} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_val_ada_b} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_PHY_REFCLK} {250.000000} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_ehip_mode_gui} {PCS_Only} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_ehip_rate_gui} {25000} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_enable_custom} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_fibre_channel_mode} {disable} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_include_alternate_ports} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_modulation} {NRZ} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_number_of_channel} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {disable_internal_dr} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {dr_25g_cpri} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {duplex_mode} {enable} + set_instance_parameter_value alt_ehipc3_fm_0 {ehip_mode_gui} {MAC+1588PTP+PCS+(528,514)RSFEC} + set_instance_parameter_value alt_ehipc3_fm_0 {ehip_mode_gui_sl_0} {MAC+PTP+PCS+RSFEC} + set_instance_parameter_value alt_ehipc3_fm_0 {ehip_rate_gui} {100G} + set_instance_parameter_value alt_ehipc3_fm_0 {ehip_rate_gui_sl_0} {25G} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_aib_latency_adj_ena_ports} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_custom_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_external_aib_clocking} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_internal_options} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_rsfec_rst_ports} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enforce_max_frame_size_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enforce_max_frame_size_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {flow_control_gui} {No} + set_instance_parameter_value alt_ehipc3_fm_0 {flow_control_gui_sl_0} {No} + set_instance_parameter_value alt_ehipc3_fm_0 {forward_rx_pause_requests_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {forward_rx_pause_requests_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {include_alternate_ports_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {include_dlat_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {include_refclk_mux_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {link_fault_mode_gui} {OFF} + set_instance_parameter_value alt_ehipc3_fm_0 {link_fault_mode_gui_sl_0} {OFF} + set_instance_parameter_value alt_ehipc3_fm_0 {number_of_channel} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {preamble_passthrough_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {preamble_passthrough_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {preserve_unused_xcvr_channels} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {rcp_load_enable} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ready_latency} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ready_latency_sl} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_a_a} {130} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_a_b} {130} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0_a} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0_ada_a} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0_ada_b} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0_b} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0t_a} {10} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0t_b} {10} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b1_a} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b1_ada_a} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b1_ada_b} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b1_b} {8} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p0_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p0_val_ada_a} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p0_val_ada_b} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p0_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_max_a} {6} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_max_b} {6} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_min_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_min_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_val_ada_a} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_val_ada_b} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_max_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_max_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_min_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_min_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_val_ada_a} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_val_ada_b} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_reserved0_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_reserved0_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_reserved1_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_reserved1_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_bytes_to_remove} {Remove CRC bytes} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_bytes_to_remove_sl_0} {Remove CRC bytes} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_max_frame_size_gui} {9214} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_max_frame_size_gui_sl_0} {9214} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_vlan_detection_gui} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_vlan_detection_gui_sl_0} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {source_address_insertion_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {source_address_insertion_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {strict_preamble_checking_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {strict_preamble_checking_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {strict_sfd_checking_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {strict_sfd_checking_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_ipg_size_gui} {12} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_ipg_size_gui_sl_0} {12} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_max_frame_size_gui} {9214} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_max_frame_size_gui_sl_0} {9214} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_vlan_detection_gui} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_vlan_detection_gui_sl_0} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {txmac_saddr_gui} {73588229205} + set_instance_parameter_value alt_ehipc3_fm_0 {user_bti_refclk_freq_mhz} {156.250000} + set_instance_property alt_ehipc3_fm_0 AUTO_EXPORT true + + # add wirelevel expressions + + # preserve ports for debug + + # add the exports + set_interface_property i_stats_snapshot EXPORT_OF alt_ehipc3_fm_0.i_stats_snapshot + set_interface_property o_cdr_lock EXPORT_OF alt_ehipc3_fm_0.o_cdr_lock + set_interface_property o_tx_pll_locked EXPORT_OF alt_ehipc3_fm_0.o_tx_pll_locked + set_interface_property i_eth_reconfig_addr EXPORT_OF alt_ehipc3_fm_0.i_eth_reconfig_addr + set_interface_property i_eth_reconfig_read EXPORT_OF alt_ehipc3_fm_0.i_eth_reconfig_read + set_interface_property i_eth_reconfig_write EXPORT_OF alt_ehipc3_fm_0.i_eth_reconfig_write + set_interface_property o_eth_reconfig_readdata EXPORT_OF alt_ehipc3_fm_0.o_eth_reconfig_readdata + set_interface_property o_eth_reconfig_readdata_valid EXPORT_OF alt_ehipc3_fm_0.o_eth_reconfig_readdata_valid + set_interface_property i_eth_reconfig_writedata EXPORT_OF alt_ehipc3_fm_0.i_eth_reconfig_writedata + set_interface_property o_eth_reconfig_waitrequest EXPORT_OF alt_ehipc3_fm_0.o_eth_reconfig_waitrequest + set_interface_property i_rsfec_reconfig_addr EXPORT_OF alt_ehipc3_fm_0.i_rsfec_reconfig_addr + set_interface_property i_rsfec_reconfig_read EXPORT_OF alt_ehipc3_fm_0.i_rsfec_reconfig_read + set_interface_property i_rsfec_reconfig_write EXPORT_OF alt_ehipc3_fm_0.i_rsfec_reconfig_write + set_interface_property o_rsfec_reconfig_readdata EXPORT_OF alt_ehipc3_fm_0.o_rsfec_reconfig_readdata + set_interface_property i_rsfec_reconfig_writedata EXPORT_OF alt_ehipc3_fm_0.i_rsfec_reconfig_writedata + set_interface_property o_rsfec_reconfig_waitrequest EXPORT_OF alt_ehipc3_fm_0.o_rsfec_reconfig_waitrequest + set_interface_property i_ptp_reconfig_address EXPORT_OF alt_ehipc3_fm_0.i_ptp_reconfig_address + set_interface_property i_ptp_reconfig_read EXPORT_OF alt_ehipc3_fm_0.i_ptp_reconfig_read + set_interface_property i_ptp_reconfig_write EXPORT_OF alt_ehipc3_fm_0.i_ptp_reconfig_write + set_interface_property o_ptp_reconfig_readdata EXPORT_OF alt_ehipc3_fm_0.o_ptp_reconfig_readdata + set_interface_property i_ptp_reconfig_writedata EXPORT_OF alt_ehipc3_fm_0.i_ptp_reconfig_writedata + set_interface_property o_ptp_reconfig_waitrequest EXPORT_OF alt_ehipc3_fm_0.o_ptp_reconfig_waitrequest + set_interface_property o_tx_lanes_stable EXPORT_OF alt_ehipc3_fm_0.o_tx_lanes_stable + set_interface_property o_rx_pcs_ready EXPORT_OF alt_ehipc3_fm_0.o_rx_pcs_ready + set_interface_property o_ehip_ready EXPORT_OF alt_ehipc3_fm_0.o_ehip_ready + set_interface_property o_rx_block_lock EXPORT_OF alt_ehipc3_fm_0.o_rx_block_lock + set_interface_property o_rx_am_lock EXPORT_OF alt_ehipc3_fm_0.o_rx_am_lock + set_interface_property o_rx_hi_ber EXPORT_OF alt_ehipc3_fm_0.o_rx_hi_ber + set_interface_property o_local_fault_status EXPORT_OF alt_ehipc3_fm_0.o_local_fault_status + set_interface_property o_remote_fault_status EXPORT_OF alt_ehipc3_fm_0.o_remote_fault_status + set_interface_property i_clk_ref EXPORT_OF alt_ehipc3_fm_0.i_clk_ref + set_interface_property i_clk_tx EXPORT_OF alt_ehipc3_fm_0.i_clk_tx + set_interface_property i_clk_rx EXPORT_OF alt_ehipc3_fm_0.i_clk_rx + set_interface_property o_clk_pll_div64 EXPORT_OF alt_ehipc3_fm_0.o_clk_pll_div64 + set_interface_property o_clk_pll_div66 EXPORT_OF alt_ehipc3_fm_0.o_clk_pll_div66 + set_interface_property o_clk_rec_div64 EXPORT_OF alt_ehipc3_fm_0.o_clk_rec_div64 + set_interface_property o_clk_rec_div66 EXPORT_OF alt_ehipc3_fm_0.o_clk_rec_div66 + set_interface_property i_csr_rst_n EXPORT_OF alt_ehipc3_fm_0.i_csr_rst_n + set_interface_property i_tx_rst_n EXPORT_OF alt_ehipc3_fm_0.i_tx_rst_n + set_interface_property i_rx_rst_n EXPORT_OF alt_ehipc3_fm_0.i_rx_rst_n + set_interface_property serial_p EXPORT_OF alt_ehipc3_fm_0.serial_p + set_interface_property serial_n EXPORT_OF alt_ehipc3_fm_0.serial_n + set_interface_property i_reconfig_clk EXPORT_OF alt_ehipc3_fm_0.i_reconfig_clk + set_interface_property i_reconfig_reset EXPORT_OF alt_ehipc3_fm_0.i_reconfig_reset + set_interface_property i_xcvr_reconfig_address EXPORT_OF alt_ehipc3_fm_0.i_xcvr_reconfig_address + set_interface_property i_xcvr_reconfig_read EXPORT_OF alt_ehipc3_fm_0.i_xcvr_reconfig_read + set_interface_property i_xcvr_reconfig_write EXPORT_OF alt_ehipc3_fm_0.i_xcvr_reconfig_write + set_interface_property o_xcvr_reconfig_readdata EXPORT_OF alt_ehipc3_fm_0.o_xcvr_reconfig_readdata + set_interface_property i_xcvr_reconfig_writedata EXPORT_OF alt_ehipc3_fm_0.i_xcvr_reconfig_writedata + set_interface_property o_xcvr_reconfig_waitrequest EXPORT_OF alt_ehipc3_fm_0.o_xcvr_reconfig_waitrequest + set_interface_property ptp_tod_ports EXPORT_OF alt_ehipc3_fm_0.ptp_tod_ports + set_interface_property ptp_ports EXPORT_OF alt_ehipc3_fm_0.ptp_ports + set_interface_property ptp_1step_ports EXPORT_OF alt_ehipc3_fm_0.ptp_1step_ports + set_interface_property nonpcs_ports EXPORT_OF alt_ehipc3_fm_0.nonpcs_ports + set_interface_property pfc_ports EXPORT_OF alt_ehipc3_fm_0.pfc_ports + set_interface_property pause_ports EXPORT_OF alt_ehipc3_fm_0.pause_ports + + # set values for exposed HDL parameters + + # set the the module properties + set_module_property BONUS_DATA { + + + + + +} + set_module_property FILE {mac_02.ip} + set_module_property GENERATION_ID {0x00000000} + set_module_property NAME {mac_02} + + # save the system + sync_sysinfo_parameters + save_system mac_02 +} + +proc do_set_exported_interface_sysinfo_parameters {} { +} + +# create all the systems, from bottom up +do_create_mac_02 + +# set system info parameters on exported interface, from bottom up +do_set_exported_interface_sysinfo_parameters diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/ip/mac_13.tcl b/fpga/mqnic/DE10_Agilex/fpga_100g/ip/mac_13.tcl new file mode 100644 index 000000000..312103734 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/ip/mac_13.tcl @@ -0,0 +1,285 @@ +package require -exact qsys 21.3 + +# create the system "mac_13" +proc do_create_mac_13 {} { + # create the system + create_system mac_13 + set_project_property DEVICE {AGFB014R24B2E2V} + set_project_property DEVICE_FAMILY {Agilex} + set_project_property HIDE_FROM_IP_CATALOG {true} + set_use_testbench_naming_pattern 0 {} + + # add HDL parameters + + # add the components + add_instance alt_ehipc3_fm_0 alt_ehipc3_fm + set_instance_parameter_value alt_ehipc3_fm_0 {AIB_test_sl} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {AN_CHAN} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {AN_PAUSE_C0} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {AN_PAUSE_C1} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {AVMM_test} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {AVMM_test_sl} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {CR_MODE} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {DEV_BOARD} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {EHIP_LOCATION} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ADME} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ADME_PTP_CHANNEL} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_AN} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ANLT} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ASYNC_ADAPTERS} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_ASYNC_ADAPTERS_SL} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_JTAG_AVMM} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_LT} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PPM_TODSYNC} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PTP} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PTP_PPM} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PTP_RX_DESKEW} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_PTP_TOG} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_RSFEC} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ENABLE_SYNCE} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENHANCED_PTP_ACCURACY} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ENHANCED_PTP_DBG} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {EN_DYN_FEC} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {EXAMPLE_DESIGN} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {GEN_SIM} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {GEN_SYNTH} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {HDL_FORMAT} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {LINK_TIMER_KR} {504} + set_instance_parameter_value alt_ehipc3_fm_0 {PHY_REFCLK} {156.250000} + set_instance_parameter_value alt_ehipc3_fm_0 {PHY_REFCLK_sl_0} {156.250000} + set_instance_parameter_value alt_ehipc3_fm_0 {PPM_VALUE_RX} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {PPM_VALUE_TX} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {RECONFIG_1025} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {REQUEST_RSFEC} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {RSFEC_CLOCKING_MODE} {ehip_common_clk} + set_instance_parameter_value alt_ehipc3_fm_0 {RSFEC_FIRST_LANE_SEL} {first_lane0} + set_instance_parameter_value alt_ehipc3_fm_0 {SL_OPT} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {STATUS_CLK_MHZ} {100.0} + set_instance_parameter_value alt_ehipc3_fm_0 {USE_PTP_PLLCH} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {XCVR_test} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {active_channel} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {additional_ipg_removed} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {additional_ipg_removed_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_multi_enable} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_cnt} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data0} {ctle_lf_val_a 999 ctle_lf_val_ada_a adaptable ctle_lf_min_a 999 ctle_lf_max_a 3 ctle_hf_val_a 999 ctle_hf_val_ada_a adaptable ctle_hf_min_a 999 ctle_hf_max_a 999 rf_p2_val_a 999 rf_p2_val_ada_a fix rf_p2_min_a 999 rf_p2_max_a 999 rf_p1_val_a 999 rf_p1_val_ada_a adaptable rf_p1_min_a 999 rf_p1_max_a 6 rf_reserved0_a 999 rf_p0_val_a 999 rf_p0_val_ada_a adaptable rf_reserved1_a 999 rf_b0t_a 10 ctle_gs1_val_a 2 ctle_gs2_val_a 2 rf_b1_a 1 rf_b1_ada_a fix rf_b0_a 1 rf_b0_ada_a fix rf_a_a 130 ctle_lf_val_b 999 ctle_lf_val_ada_b fix ctle_lf_min_b 999 ctle_lf_max_b 3 ctle_hf_val_b 999 ctle_hf_val_ada_b adaptable ctle_hf_min_b 999 ctle_hf_max_b 999 rf_p2_val_b 999 rf_p2_val_ada_b fix rf_p2_min_b 999 rf_p2_max_b 999 rf_p1_val_b 999 rf_p1_val_ada_b adaptable rf_p1_min_b 999 rf_p1_max_b 6 rf_reserved0_b 999 rf_p0_val_b 999 rf_p0_val_ada_b adaptable rf_reserved1_b 999 rf_b0t_b 10 ctle_gs1_val_b 2 ctle_gs2_val_b 2 rf_b1_b 8 rf_b1_ada_b fix rf_b0_b 1 rf_b0_ada_b fix rf_a_b 130} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data1} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data2} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data3} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data4} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data5} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data6} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_data7} {} + set_instance_parameter_value alt_ehipc3_fm_0 {adpt_recipe_select} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {cal_recipe_sel} {NRZ_28Gbps_LR} + set_instance_parameter_value alt_ehipc3_fm_0 {core_variant} {3} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_ehip_rate_gui} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_enable_custom_sl_0} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_include_alternate_ports} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_include_refclk_mux_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {cpri_number_of_channel} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_gs1_val_a} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_gs1_val_b} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_gs2_val_a} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_gs2_val_b} {2} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_max_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_max_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_min_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_min_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_val_ada_a} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_val_ada_b} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_hf_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_max_a} {3} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_max_b} {3} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_min_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_min_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_val_ada_a} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_val_ada_b} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {ctle_lf_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_PHY_REFCLK} {250.000000} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_ehip_mode_gui} {PCS_Only} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_ehip_rate_gui} {25000} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_enable_custom} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_fibre_channel_mode} {disable} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_include_alternate_ports} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_modulation} {NRZ} + set_instance_parameter_value alt_ehipc3_fm_0 {custom_pcs_number_of_channel} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {disable_internal_dr} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {dr_25g_cpri} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {duplex_mode} {enable} + set_instance_parameter_value alt_ehipc3_fm_0 {ehip_mode_gui} {MAC+1588PTP+PCS+(528,514)RSFEC} + set_instance_parameter_value alt_ehipc3_fm_0 {ehip_mode_gui_sl_0} {MAC+PTP+PCS+RSFEC} + set_instance_parameter_value alt_ehipc3_fm_0 {ehip_rate_gui} {100G} + set_instance_parameter_value alt_ehipc3_fm_0 {ehip_rate_gui_sl_0} {25G} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_aib_latency_adj_ena_ports} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_custom_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_external_aib_clocking} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_internal_options} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enable_rsfec_rst_ports} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enforce_max_frame_size_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {enforce_max_frame_size_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {flow_control_gui} {No} + set_instance_parameter_value alt_ehipc3_fm_0 {flow_control_gui_sl_0} {No} + set_instance_parameter_value alt_ehipc3_fm_0 {forward_rx_pause_requests_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {forward_rx_pause_requests_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {include_alternate_ports_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {include_dlat_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {include_refclk_mux_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {link_fault_mode_gui} {OFF} + set_instance_parameter_value alt_ehipc3_fm_0 {link_fault_mode_gui_sl_0} {OFF} + set_instance_parameter_value alt_ehipc3_fm_0 {number_of_channel} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {preamble_passthrough_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {preamble_passthrough_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {preserve_unused_xcvr_channels} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {rcp_load_enable} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {ready_latency} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {ready_latency_sl} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_a_a} {130} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_a_b} {130} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0_a} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0_ada_a} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0_ada_b} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0_b} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0t_a} {10} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b0t_b} {10} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b1_a} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b1_ada_a} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b1_ada_b} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_b1_b} {8} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p0_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p0_val_ada_a} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p0_val_ada_b} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p0_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_max_a} {6} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_max_b} {6} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_min_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_min_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_val_ada_a} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_val_ada_b} {adaptable} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p1_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_max_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_max_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_min_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_min_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_val_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_val_ada_a} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_val_ada_b} {fix} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_p2_val_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_reserved0_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_reserved0_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_reserved1_a} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rf_reserved1_b} {999} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_bytes_to_remove} {Remove CRC bytes} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_bytes_to_remove_sl_0} {Remove CRC bytes} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_max_frame_size_gui} {9214} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_max_frame_size_gui_sl_0} {9214} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_vlan_detection_gui} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {rx_vlan_detection_gui_sl_0} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {source_address_insertion_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {source_address_insertion_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {strict_preamble_checking_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {strict_preamble_checking_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {strict_sfd_checking_gui} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {strict_sfd_checking_gui_sl_0} {0} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_ipg_size_gui} {12} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_ipg_size_gui_sl_0} {12} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_max_frame_size_gui} {9214} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_max_frame_size_gui_sl_0} {9214} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_vlan_detection_gui} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {tx_vlan_detection_gui_sl_0} {1} + set_instance_parameter_value alt_ehipc3_fm_0 {txmac_saddr_gui} {73588229205} + set_instance_parameter_value alt_ehipc3_fm_0 {user_bti_refclk_freq_mhz} {156.250000} + set_instance_property alt_ehipc3_fm_0 AUTO_EXPORT true + + # add wirelevel expressions + + # preserve ports for debug + + # add the exports + set_interface_property i_stats_snapshot EXPORT_OF alt_ehipc3_fm_0.i_stats_snapshot + set_interface_property o_cdr_lock EXPORT_OF alt_ehipc3_fm_0.o_cdr_lock + set_interface_property o_tx_pll_locked EXPORT_OF alt_ehipc3_fm_0.o_tx_pll_locked + set_interface_property i_eth_reconfig_addr EXPORT_OF alt_ehipc3_fm_0.i_eth_reconfig_addr + set_interface_property i_eth_reconfig_read EXPORT_OF alt_ehipc3_fm_0.i_eth_reconfig_read + set_interface_property i_eth_reconfig_write EXPORT_OF alt_ehipc3_fm_0.i_eth_reconfig_write + set_interface_property o_eth_reconfig_readdata EXPORT_OF alt_ehipc3_fm_0.o_eth_reconfig_readdata + set_interface_property o_eth_reconfig_readdata_valid EXPORT_OF alt_ehipc3_fm_0.o_eth_reconfig_readdata_valid + set_interface_property i_eth_reconfig_writedata EXPORT_OF alt_ehipc3_fm_0.i_eth_reconfig_writedata + set_interface_property o_eth_reconfig_waitrequest EXPORT_OF alt_ehipc3_fm_0.o_eth_reconfig_waitrequest + set_interface_property i_rsfec_reconfig_addr EXPORT_OF alt_ehipc3_fm_0.i_rsfec_reconfig_addr + set_interface_property i_rsfec_reconfig_read EXPORT_OF alt_ehipc3_fm_0.i_rsfec_reconfig_read + set_interface_property i_rsfec_reconfig_write EXPORT_OF alt_ehipc3_fm_0.i_rsfec_reconfig_write + set_interface_property o_rsfec_reconfig_readdata EXPORT_OF alt_ehipc3_fm_0.o_rsfec_reconfig_readdata + set_interface_property i_rsfec_reconfig_writedata EXPORT_OF alt_ehipc3_fm_0.i_rsfec_reconfig_writedata + set_interface_property o_rsfec_reconfig_waitrequest EXPORT_OF alt_ehipc3_fm_0.o_rsfec_reconfig_waitrequest + set_interface_property i_ptp_reconfig_address EXPORT_OF alt_ehipc3_fm_0.i_ptp_reconfig_address + set_interface_property i_ptp_reconfig_read EXPORT_OF alt_ehipc3_fm_0.i_ptp_reconfig_read + set_interface_property i_ptp_reconfig_write EXPORT_OF alt_ehipc3_fm_0.i_ptp_reconfig_write + set_interface_property o_ptp_reconfig_readdata EXPORT_OF alt_ehipc3_fm_0.o_ptp_reconfig_readdata + set_interface_property i_ptp_reconfig_writedata EXPORT_OF alt_ehipc3_fm_0.i_ptp_reconfig_writedata + set_interface_property o_ptp_reconfig_waitrequest EXPORT_OF alt_ehipc3_fm_0.o_ptp_reconfig_waitrequest + set_interface_property o_tx_lanes_stable EXPORT_OF alt_ehipc3_fm_0.o_tx_lanes_stable + set_interface_property o_rx_pcs_ready EXPORT_OF alt_ehipc3_fm_0.o_rx_pcs_ready + set_interface_property o_ehip_ready EXPORT_OF alt_ehipc3_fm_0.o_ehip_ready + set_interface_property o_rx_block_lock EXPORT_OF alt_ehipc3_fm_0.o_rx_block_lock + set_interface_property o_rx_am_lock EXPORT_OF alt_ehipc3_fm_0.o_rx_am_lock + set_interface_property o_rx_hi_ber EXPORT_OF alt_ehipc3_fm_0.o_rx_hi_ber + set_interface_property o_local_fault_status EXPORT_OF alt_ehipc3_fm_0.o_local_fault_status + set_interface_property o_remote_fault_status EXPORT_OF alt_ehipc3_fm_0.o_remote_fault_status + set_interface_property i_clk_ref EXPORT_OF alt_ehipc3_fm_0.i_clk_ref + set_interface_property i_clk_tx EXPORT_OF alt_ehipc3_fm_0.i_clk_tx + set_interface_property i_clk_rx EXPORT_OF alt_ehipc3_fm_0.i_clk_rx + set_interface_property o_clk_pll_div64 EXPORT_OF alt_ehipc3_fm_0.o_clk_pll_div64 + set_interface_property o_clk_pll_div66 EXPORT_OF alt_ehipc3_fm_0.o_clk_pll_div66 + set_interface_property o_clk_rec_div64 EXPORT_OF alt_ehipc3_fm_0.o_clk_rec_div64 + set_interface_property o_clk_rec_div66 EXPORT_OF alt_ehipc3_fm_0.o_clk_rec_div66 + set_interface_property i_csr_rst_n EXPORT_OF alt_ehipc3_fm_0.i_csr_rst_n + set_interface_property i_tx_rst_n EXPORT_OF alt_ehipc3_fm_0.i_tx_rst_n + set_interface_property i_rx_rst_n EXPORT_OF alt_ehipc3_fm_0.i_rx_rst_n + set_interface_property serial_p EXPORT_OF alt_ehipc3_fm_0.serial_p + set_interface_property serial_n EXPORT_OF alt_ehipc3_fm_0.serial_n + set_interface_property i_reconfig_clk EXPORT_OF alt_ehipc3_fm_0.i_reconfig_clk + set_interface_property i_reconfig_reset EXPORT_OF alt_ehipc3_fm_0.i_reconfig_reset + set_interface_property i_xcvr_reconfig_address EXPORT_OF alt_ehipc3_fm_0.i_xcvr_reconfig_address + set_interface_property i_xcvr_reconfig_read EXPORT_OF alt_ehipc3_fm_0.i_xcvr_reconfig_read + set_interface_property i_xcvr_reconfig_write EXPORT_OF alt_ehipc3_fm_0.i_xcvr_reconfig_write + set_interface_property o_xcvr_reconfig_readdata EXPORT_OF alt_ehipc3_fm_0.o_xcvr_reconfig_readdata + set_interface_property i_xcvr_reconfig_writedata EXPORT_OF alt_ehipc3_fm_0.i_xcvr_reconfig_writedata + set_interface_property o_xcvr_reconfig_waitrequest EXPORT_OF alt_ehipc3_fm_0.o_xcvr_reconfig_waitrequest + set_interface_property ptp_tod_ports EXPORT_OF alt_ehipc3_fm_0.ptp_tod_ports + set_interface_property ptp_ports EXPORT_OF alt_ehipc3_fm_0.ptp_ports + set_interface_property ptp_1step_ports EXPORT_OF alt_ehipc3_fm_0.ptp_1step_ports + set_interface_property nonpcs_ports EXPORT_OF alt_ehipc3_fm_0.nonpcs_ports + set_interface_property pfc_ports EXPORT_OF alt_ehipc3_fm_0.pfc_ports + set_interface_property pause_ports EXPORT_OF alt_ehipc3_fm_0.pause_ports + + # set values for exposed HDL parameters + + # set the the module properties + set_module_property BONUS_DATA { + + + + + +} + set_module_property FILE {mac_13.ip} + set_module_property GENERATION_ID {0x00000000} + set_module_property NAME {mac_13} + + # save the system + sync_sysinfo_parameters + save_system mac_13 +} + +proc do_set_exported_interface_sysinfo_parameters {} { +} + +# create all the systems, from bottom up +do_create_mac_13 + +# set system info parameters on exported interface, from bottom up +do_set_exported_interface_sysinfo_parameters diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/ip/pcie.tcl b/fpga/mqnic/DE10_Agilex/fpga_100g/ip/pcie.tcl new file mode 100644 index 000000000..af4fd3ea9 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/ip/pcie.tcl @@ -0,0 +1,2294 @@ +package require -exact qsys 21.3 + +# create the system "pcie" +proc do_create_pcie {} { + # create the system + create_system pcie + set_project_property DEVICE {AGFB014R24B2E2V} + set_project_property DEVICE_FAMILY {Agilex} + set_project_property HIDE_FROM_IP_CATALOG {true} + set_use_testbench_naming_pattern 0 {} + + # add HDL parameters + + # add the components + add_instance intel_pcie_ptile_ast_0 intel_pcie_ptile_ast + set_instance_parameter_value intel_pcie_ptile_ast_0 {aib_csr_top_dfd_ctrl_src_sel_hwtcl} {cfg_avmm_src} + set_instance_parameter_value intel_pcie_ptile_ast_0 {aib_csr_top_ecc_enable_mode_hwtcl} {Disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {aibnd_rx_sup_mode_hwtcl} {engineering_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {aibnd_tx_sup_mode_hwtcl} {engineering_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {aibwraux_top_wrp_dft_aux_en_hwtcl} {disable_dft} + set_instance_parameter_value intel_pcie_ptile_ast_0 {aibwraux_top_wrp_dft_dll_osc_dftsel_hwtcl} {disable_dll_osc_dftsel} + set_instance_parameter_value intel_pcie_ptile_ast_0 {aibwraux_top_wrp_dft_osc_dftcounter_hwtcl} {disable_osc_dftcounter} + set_instance_parameter_value intel_pcie_ptile_ast_0 {aibwraux_top_wrp_redundancy_en_hwtcl} {Disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {apps_type_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {avmm_enabled_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_adptwrap_dummy_func_mode_hwtcl} {c3adpt_disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_adptwrap_dummy_sup_mode_hwtcl} {advanced_user_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_aibio_dummy_sup_mode_hwtcl} {engineering_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set0_fsr_pld_10g_rx_crc32_err_rst_val_hwtcl} {set0_reset_to_one_crc32} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set0_fsr_pld_8g_sigdet_out_rst_val_hwtcl} {set0_reset_to_one_sigdet} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set0_fsr_pld_ltd_b_rst_val_hwtcl} {set0_reset_to_one_ltdb} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set0_fsr_pld_ltr_rst_val_hwtcl} {set0_reset_to_one_ltr} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set0_fsr_pld_rx_fifo_align_clr_rst_val_hwtcl} {set0_reset_to_one_alignclr} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set0_rxfifowr_post_ct_sel_hwtcl} {set0_rxfifowr_post_ct} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set0_rxfifowr_pre_ct_sel_hwtcl} {set0_rxfifowr_pre_ct} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set1_fsr_pld_8g_sigdet_out_rst_val_hwtcl} {set1_reset_to_one_sigdet} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set1_rxfiford_post_ct_sel_hwtcl} {set1_rxfiford_post_ct} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set1_rxfifowr_post_ct_sel_hwtcl} {set1_rxfifowr_post_ct} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set1_txfiford_pre_ct_sel_hwtcl} {set1_txfiford_pre_ct} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_rxchnl_dummy_set1_txfifowr_from_aib_sel_hwtcl} {set1_txfifowr_from_aib} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_hip_fsr_in_bit0_rst_val_hwtcl} {set0_reset_to_one_hfsrin0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_hip_fsr_in_bit1_rst_val_hwtcl} {set0_reset_to_one_hfsrin1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_hip_fsr_in_bit2_rst_val_hwtcl} {set0_reset_to_one_hfsrin2} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_hip_fsr_in_bit3_rst_val_hwtcl} {set0_reset_to_one_hfsrin3} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_hip_fsr_out_bit0_rst_val_hwtcl} {set0_reset_to_one_hfsrout0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_hip_fsr_out_bit1_rst_val_hwtcl} {set0_reset_to_one_hfsrout1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_hip_fsr_out_bit2_rst_val_hwtcl} {set0_reset_to_one_hfsrout2} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_hip_fsr_out_bit3_rst_val_hwtcl} {set0_reset_to_one_hfsrout3} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set0_fsr_mask_tx_pll_rst_val_hwtcl} {set0_reset_to_one_maskpll} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_hip_fsr_in_bit0_rst_val_hwtcl} {set1_reset_to_one_hfsrin0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_hip_fsr_in_bit1_rst_val_hwtcl} {set1_reset_to_one_hfsrin1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_hip_fsr_in_bit2_rst_val_hwtcl} {set1_reset_to_one_hfsrin2} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_hip_fsr_in_bit3_rst_val_hwtcl} {set1_reset_to_one_hfsrin3} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_hip_fsr_out_bit0_rst_val_hwtcl} {set1_reset_to_one_hfsrout0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_hip_fsr_out_bit1_rst_val_hwtcl} {set1_reset_to_one_hfsrout1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_hip_fsr_out_bit2_rst_val_hwtcl} {set1_reset_to_one_hfsrout2} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_hip_fsr_out_bit3_rst_val_hwtcl} {set1_reset_to_one_hfsrout3} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bcmrbc_txchnl_dummy_set1_fsr_mask_tx_pll_rst_val_hwtcl} {set1_reset_to_one_maskpll} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bfm_drive_interface_clk_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bfm_drive_interface_pin_perst_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bfm_drive_interface_pipe_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {bfm_drive_interface_test_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {chosen_devkit_hwtcl} {NONE} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_avmm_enabled_virtio_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_cap_ext_tag_supp_user_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_cap_slot_clk_config_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_ceb_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_cvp_user_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_10bit_tag_support_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_app_xfer_pending_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_apps_pm_xmt_turnoff_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_apps_ready_entr_l23_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_cii_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_cpl_timeout_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_ecc_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_error_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_hotplug_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_legacy_int_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_legacy_interrupt_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_multi_func_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_pld_warm_rst_rdy_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_power_mgnt_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_prs_event_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_rx_buffer_limit_ports_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_sriov_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_test_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_test_out_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_enable_virtio_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msix_tablesize_pf0} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msix_tablesize_pf1} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msix_tablesize_pf2} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msix_tablesize_pf3} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msix_tablesize_pf4} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msix_tablesize_pf5} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msix_tablesize_pf6} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msix_tablesize_pf7} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_bir_pf0} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_bir_pf1} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_bir_pf2} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_bir_pf3} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_bir_pf4} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_bir_pf5} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_bir_pf6} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_bir_pf7} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_offset_pf0} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_offset_pf1} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_offset_pf2} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_offset_pf3} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_offset_pf4} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_offset_pf5} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_offset_pf6} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixpba_offset_pf7} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_bir_pf0} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_bir_pf1} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_bir_pf2} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_bir_pf3} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_bir_pf4} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_bir_pf5} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_bir_pf6} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_bir_pf7} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_offset_pf0} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_offset_pf1} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_offset_pf2} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_offset_pf3} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_offset_pf4} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_offset_pf5} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_offset_pf6} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_msixtable_offset_pf7} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_subsysid_pf0} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_subsysid_pf1} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_subsysid_pf2} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_subsysid_pf3} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_subsysid_pf4} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_subsysid_pf5} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_subsysid_pf6} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_exvf_subsysid_pf7} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_flr_cap_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_hip_reconfig_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar0_address_width_user_hwtcl} {24} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar0_type_user_hwtcl} {64-bit prefetchable memory} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_class_code_hwtcl} {131072} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_dsp_16g_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_dsp_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_gen3_eq_pset_req_vec_atg4_hwtcl} {624} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_gen3_eq_pset_req_vec_hwtcl} {4} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_msix_pba_offset_hwtcl} {12288.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_msix_table_offset_hwtcl} {8192.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_msix_table_size_hwtcl} {31} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_type0_device_id_hwtcl} {4097} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pci_type0_vendor_id_hwtcl} {4660} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pcie_cap_phy_slot_num_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pcie_cap_port_num_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pcie_cap_slot_power_limit_scale_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pcie_cap_slot_power_limit_value_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pcie_slot_imp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_pme_support_hwtcl} {15} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_revision_id_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_rp_rom_bar_enabled_hwtcl} {disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_subsys_dev_id_hwtcl} {45066} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_subsys_vendor_id_hwtcl} {4466} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_usp_16g_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_usp_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf0vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_class_code_hwtcl} {16711680} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf1vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_class_code_hwtcl} {16711680} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf2vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_class_code_hwtcl} {16711680} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf3vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_class_code_hwtcl} {16711680} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf4vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_class_code_hwtcl} {16711680} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf5vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_class_code_hwtcl} {16711680} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf6vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_class_code_hwtcl} {16711680} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf7vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf_ceb_pointer_addr_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_pf_no_soft_rst_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_sn_ser_num_reg_1_dw_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_sn_ser_num_reg_2_dw_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_total_pf_count_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_use_ast_parity_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_user_mode_to_pld_in_use_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_user_pcie_cap_ep_l0s_accpt_latency_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_user_pcie_cap_ep_l1_accpt_latency_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_user_vsec_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_vf_ceb_pointer_addr_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtio_start_byte_address_hwtcl} {72} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_drop_vendor0_msg_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_drop_vendor1_msg_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_ecrc_strip_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_ep_native_hwtcl} {Native} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_hrdrstctrl_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_maxpayload_size_hwtcl} {512} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_num_of_lanes_hwtcl} {num_1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_io_decode_hwtcl} {io16} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_ltr_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_msix_enable_user_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_prefetch_decode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_ras_des_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf0_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf1_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf2_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf3_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf4_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf5_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf6_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_pf7_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_sn_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_txeq_mode_hwtcl} {eq_fom_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_virtual_uc_calibration_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core16_vsec_next_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_cap_ext_tag_supp_user_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_cap_slot_clk_config_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_cvp_user_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_app_xfer_pending_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_apps_pm_xmt_turnoff_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_apps_ready_entr_l23_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_cpl_timeout_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_ecc_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_error_intf_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_hotplug_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_legacy_int_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_legacy_interrupt_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_pld_warm_rst_rdy_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_power_mgnt_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_rx_buffer_limit_ports_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_test_intf_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_enable_test_out_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_flr_cap_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_hip_reconfig_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_dsp_16g_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_dsp_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_gen3_eq_pset_req_vec_atg4_hwtcl} {624} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_gen3_eq_pset_req_vec_hwtcl} {4} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pci_type0_vendor_id_hwtcl} {4466} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pcie_cap_phy_slot_num_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pcie_cap_port_num_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pcie_cap_slot_power_limit_scale_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pcie_cap_slot_power_limit_value_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_pcie_slot_imp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_revision_id_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_rom_bar_enabled_hwtcl} {disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_rp_rom_bar_enabled_hwtcl} {disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_tph_req_cap_st_table_loc_1_hwtcl} {pf0_not_in_msix_table} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_usp_16g_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_usp_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf0vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf1_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf1vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf2_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf2vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf3_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf3vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf4_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf4vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf5_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf5vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf6_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf6vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf7_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_pf7vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_sn_ser_num_reg_1_dw_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_sn_ser_num_reg_2_dw_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_use_ast_parity_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_user_mode_to_pld_in_use_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_user_pcie_cap_ep_l0s_accpt_latency_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_user_pcie_cap_ep_l1_accpt_latency_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_user_vsec_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_drop_vendor0_msg_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_drop_vendor1_msg_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_ecrc_strip_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_ep_native_hwtcl} {Native} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_hrdrstctrl_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_maxpayload_size_hwtcl} {512} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_num_of_lanes_hwtcl} {num_1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_pf0_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_pf0_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_pf0_io_decode_hwtcl} {io16} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_pf0_msix_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_pf0_prefetch_decode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_pf0_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_pf0_ras_des_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_pf0_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_sn_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_txeq_mode_hwtcl} {eq_fom_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_virtual_uc_calibration_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_0_vsec_next_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_cap_ext_tag_supp_user_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_cap_slot_clk_config_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_cvp_user_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_app_xfer_pending_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_apps_pm_xmt_turnoff_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_apps_ready_entr_l23_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_cpl_timeout_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_ecc_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_error_intf_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_hotplug_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_legacy_int_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_legacy_interrupt_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_pld_warm_rst_rdy_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_power_mgnt_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_rx_buffer_limit_ports_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_test_intf_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_enable_test_out_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_flr_cap_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_hip_reconfig_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_dsp_16g_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_dsp_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_gen3_eq_pset_req_vec_atg4_hwtcl} {624} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_gen3_eq_pset_req_vec_hwtcl} {4} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pci_type0_vendor_id_hwtcl} {4466} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pcie_cap_phy_slot_num_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pcie_cap_port_num_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pcie_cap_slot_power_limit_scale_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pcie_cap_slot_power_limit_value_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_pcie_slot_imp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_revision_id_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_rom_bar_enabled_hwtcl} {disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_rp_rom_bar_enabled_hwtcl} {disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_tph_req_cap_st_table_loc_1_hwtcl} {pf0_not_in_msix_table} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_usp_16g_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_usp_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf0vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf1_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf1vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf2_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf2vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf3_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf3vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf4_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf4vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf5_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf5vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf6_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf6vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf7_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_pf7vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_sn_ser_num_reg_1_dw_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_sn_ser_num_reg_2_dw_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_use_ast_parity_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_user_mode_to_pld_in_use_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_user_pcie_cap_ep_l0s_accpt_latency_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_user_pcie_cap_ep_l1_accpt_latency_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_user_vsec_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_drop_vendor0_msg_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_drop_vendor1_msg_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_ecrc_strip_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_ep_native_hwtcl} {Native} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_hrdrstctrl_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_maxpayload_size_hwtcl} {512} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_num_of_lanes_hwtcl} {num_1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_pf0_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_pf0_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_pf0_io_decode_hwtcl} {io16} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_pf0_msix_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_pf0_prefetch_decode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_pf0_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_pf0_ras_des_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_pf0_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_sn_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_txeq_mode_hwtcl} {eq_fom_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_virtual_uc_calibration_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core4_1_vsec_next_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_avmm_enabled_virtio_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_cap_ext_tag_supp_user_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_cap_slot_clk_config_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_ceb_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_cvp_user_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_app_xfer_pending_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_apps_pm_xmt_turnoff_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_apps_ready_entr_l23_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_cii_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_cpl_timeout_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_ecc_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_error_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_hotplug_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_legacy_int_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_legacy_interrupt_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_multi_func_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_pld_warm_rst_rdy_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_power_mgnt_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_prs_event_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_rx_buffer_limit_ports_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_sriov_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_test_intf_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_test_out_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_enable_virtio_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msix_tablesize_pf0} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msix_tablesize_pf1} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msix_tablesize_pf2} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msix_tablesize_pf3} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msix_tablesize_pf4} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msix_tablesize_pf5} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msix_tablesize_pf6} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msix_tablesize_pf7} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_bir_pf0} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_bir_pf1} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_bir_pf2} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_bir_pf3} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_bir_pf4} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_bir_pf5} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_bir_pf6} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_bir_pf7} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_offset_pf0} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_offset_pf1} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_offset_pf2} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_offset_pf3} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_offset_pf4} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_offset_pf5} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_offset_pf6} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixpba_offset_pf7} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_bir_pf0} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_bir_pf1} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_bir_pf2} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_bir_pf3} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_bir_pf4} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_bir_pf5} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_bir_pf6} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_bir_pf7} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_offset_pf0} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_offset_pf1} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_offset_pf2} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_offset_pf3} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_offset_pf4} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_offset_pf5} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_offset_pf6} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_msixtable_offset_pf7} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_subsysid_pf0} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_subsysid_pf1} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_subsysid_pf2} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_subsysid_pf3} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_subsysid_pf4} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_subsysid_pf5} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_subsysid_pf6} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_exvf_subsysid_pf7} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_flr_cap_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_hip_reconfig_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar0_address_width_user_hwtcl} {16} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar0_type_user_hwtcl} {64-bit prefetchable memory} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_dsp_16g_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_dsp_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_gen3_eq_pset_req_vec_atg4_hwtcl} {624} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_gen3_eq_pset_req_vec_hwtcl} {4} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pci_type0_vendor_id_hwtcl} {4466} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pcie_cap_phy_slot_num_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pcie_cap_port_num_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pcie_cap_slot_power_limit_scale_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pcie_cap_slot_power_limit_value_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_pcie_slot_imp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_revision_id_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_rp_rom_bar_enabled_hwtcl} {disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_usp_16g_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_usp_tx_preset_hwtcl} {8} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf0vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf1vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf2vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf3vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf4vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf5vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf6vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_acs_cap_acs_egress_ctrl_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_acs_cap_acs_p2p_egress_control_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_acs_cap_peer_to_peer_traffic_supp_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar0_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar0_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar1_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar1_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar2_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar2_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar3_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar3_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar4_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar4_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar5_address_width_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_bar5_type_user_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_class_code_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_expansion_base_address_register_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_int_pin_hwtcl} {NO INT} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pasid_cap_execute_permission_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pasid_cap_max_pasid_width} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pasid_cap_privileged_mode_supported} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_msi_ext_data_cap_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_msi_multiple_msg_cap_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_msix_bir_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_msix_pba_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_msix_pba_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_msix_table_offset_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_msix_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_msix_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_type0_device_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_pci_type0_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_revision_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar0_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar0_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar1_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar1_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar2_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar2_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar3_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar3_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar4_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar4_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar5_address_width_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_bar5_type_hwtcl} {Disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_sriov_vf_device_id} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_subsys_dev_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_subsys_vendor_id_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_tph_req_cap_st_table_loc_0_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_tph_req_cap_st_table_loc_1_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_tph_req_cap_st_table_loc_1_vfcomm_cs2_hwtcl} {ST table not present} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_tph_req_cap_st_table_size_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_tph_req_cap_st_table_size_vfcomm_cs2_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_vf_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_vf_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_vf_count_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_vf_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_vf_tph_st_dev_spec_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_vf_tph_st_int_mode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_capability_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_cmn_config_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_cmn_config_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_cmn_config_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_device_specific_cap_present_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_devspecific_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_devspecific_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_devspecific_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_isrstatus_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_isrstatus_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_isrstatus_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_notification_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_notification_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_notification_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_notify_off_multiplier_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_pciconfig_access_bar_indicator_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_pciconfig_access_bar_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf7vf_virtio_pciconfig_access_structure_length_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf_ceb_pointer_addr_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_pf_no_soft_rst_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_refclk_init_active_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_sn_ser_num_reg_1_dw_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_sn_ser_num_reg_2_dw_hwtcl} {0.0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_total_pf_count_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_use_ast_parity_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_user_mode_to_pld_in_use_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_user_pcie_cap_ep_l0s_accpt_latency_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_user_pcie_cap_ep_l1_accpt_latency_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_user_vsec_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_vf_ceb_pointer_addr_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtio_start_byte_address_hwtcl} {72} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_drop_vendor0_msg_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_drop_vendor1_msg_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_ecrc_strip_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_ep_native_hwtcl} {Native} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_hrdrstctrl_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_maxpayload_size_hwtcl} {512} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_num_of_lanes_hwtcl} {num_1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_io_decode_hwtcl} {io16} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_ltr_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_prefetch_decode_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_ras_des_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf0_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf1_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf2_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf3_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf4_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf5_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf6_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_acs_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_ats_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_exvf_msix_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_msi_64b_addressing_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_msi_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_msix_enable_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_pasid_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_prs_ext_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_tph_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_pf7_user_vsec_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_sn_cap_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_txeq_mode_hwtcl} {eq_fom_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_virtual_uc_calibration_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {core8_vsec_next_offset_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {design_environment} {NATIVE} + set_instance_parameter_value intel_pcie_ptile_ast_0 {enable_example_design_sim_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {enable_example_design_synth_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {enable_example_design_tb_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {enable_switch_port_termination_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {example_design_mode_hwtcl} {PIO/SRIOV} + set_instance_parameter_value intel_pcie_ptile_ast_0 {g3_pld_clkfreq_user_hwtcl} {250MHz} + set_instance_parameter_value intel_pcie_ptile_ast_0 {g4_pld_clkfreq_user_hwtcl} {400MHz} + set_instance_parameter_value intel_pcie_ptile_ast_0 {hrc_cpll_ena_warm_reset_hwtcl} {disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {hrc_pin_perst_is_full_rst_hwtcl} {true} + set_instance_parameter_value intel_pcie_ptile_ast_0 {if_pldadapt_hip_mode_hwtcl} {user_chnl} + set_instance_parameter_value intel_pcie_ptile_ast_0 {is_cvp_enable_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {mcdma_enabled_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {mlab_ram_block_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pcs_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pld_clrpcs_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pldadapt_rx_aib_clk2_sel_hwtcl} {aib_clk2_pld_pcs_rx_clk_out} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pldadapt_rx_pld_clk1_sel_hwtcl} {pld_clk1_dcm} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pldadapt_tx_pld_clk1_sel_hwtcl} {pld_clk1_dcm} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pma_top_0_bs_mode_hwtcl} {bs_ac_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pma_top_0_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pma_top_1_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pma_top_2_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pma_top_3_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {pma_top_4_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {ptile_debug_toolkit_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {ptile_enable_pciess_register_access_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {ptile_link_insp_avmm_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {ref_clk_mode_hwtcl} {ref_clk_separate} + set_instance_parameter_value intel_pcie_ptile_ast_0 {rx_dft_hssitestip_dll_dcc_en_hwtcl} {disable_dft} + set_instance_parameter_value intel_pcie_ptile_ast_0 {select_design_example_rtl_lang_hwtcl} {Verilog} + set_instance_parameter_value intel_pcie_ptile_ast_0 {serial_sim_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {sim_mode_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {standard_interface_selection_hwtcl} {1} + set_instance_parameter_value intel_pcie_ptile_ast_0 {subtopology_pcie_x8_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {sup_mode_hwtcl} {user_mode} + set_instance_parameter_value intel_pcie_ptile_ast_0 {targeted_devkit_hwtcl} {NONE} + set_instance_parameter_value intel_pcie_ptile_ast_0 {top_4_es_mode_hwtcl} {common_ref_clk} + set_instance_parameter_value intel_pcie_ptile_ast_0 {top_topology_hwtcl} {Gen3x16, Interface - 512 bit} + set_instance_parameter_value intel_pcie_ptile_ast_0 {tx_dfd_dll_dcc_en_hwtcl} {disable_dfd} + set_instance_parameter_value intel_pcie_ptile_ast_0 {tx_dft_hssitestip_dll_dcc_en_hwtcl} {disable_dft} + set_instance_parameter_value intel_pcie_ptile_ast_0 {upi_core_lpbk_mode_hwtcl} {lpbk_comp_slave} + set_instance_parameter_value intel_pcie_ptile_ast_0 {upi_core_u_upiphy_agent_slow_mode_hwtcl} {disable} + set_instance_parameter_value intel_pcie_ptile_ast_0 {virtual_rp_ep_mode_hwtcl} {Native Endpoint} + set_instance_parameter_value intel_pcie_ptile_ast_0 {virtual_sris_enable_en_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {virtual_tlp_bypass_en_user_hwtcl} {0} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch0_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch10_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch11_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch12_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch13_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch14_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch15_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch16_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch17_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch18_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch19_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch1_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch20_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch21_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch22_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch23_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch2_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch3_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch4_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch5_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch6_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch7_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch8_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibadapt_wrap_ch9_powerdown_mode_hwtcl} {false} + set_instance_parameter_value intel_pcie_ptile_ast_0 {wraibcmn_top_u_bcmrbc_adptwrap_dummy_powermode_ac_hwtcl} {disabled} + set_instance_parameter_value intel_pcie_ptile_ast_0 {xcvr_reconfig_user_hwtcl} {0} + set_instance_property intel_pcie_ptile_ast_0 AUTO_EXPORT true + + # add wirelevel expressions + + # preserve ports for debug + + # add the exports + set_interface_property p0_rx_st EXPORT_OF intel_pcie_ptile_ast_0.p0_rx_st + set_interface_property p0_rx_st_misc EXPORT_OF intel_pcie_ptile_ast_0.p0_rx_st_misc + set_interface_property p0_tx_st EXPORT_OF intel_pcie_ptile_ast_0.p0_tx_st + set_interface_property p0_tx_st_misc EXPORT_OF intel_pcie_ptile_ast_0.p0_tx_st_misc + set_interface_property p0_tx_cred EXPORT_OF intel_pcie_ptile_ast_0.p0_tx_cred + set_interface_property p0_config_tl EXPORT_OF intel_pcie_ptile_ast_0.p0_config_tl + set_interface_property p0_reset_status_n EXPORT_OF intel_pcie_ptile_ast_0.p0_reset_status_n + set_interface_property p0_pin_perst EXPORT_OF intel_pcie_ptile_ast_0.p0_pin_perst + set_interface_property p0_hip_status EXPORT_OF intel_pcie_ptile_ast_0.p0_hip_status + set_interface_property hip_serial EXPORT_OF intel_pcie_ptile_ast_0.hip_serial + set_interface_property coreclkout_hip EXPORT_OF intel_pcie_ptile_ast_0.coreclkout_hip + set_interface_property refclk0 EXPORT_OF intel_pcie_ptile_ast_0.refclk0 + set_interface_property refclk1 EXPORT_OF intel_pcie_ptile_ast_0.refclk1 + set_interface_property pin_perst EXPORT_OF intel_pcie_ptile_ast_0.pin_perst + set_interface_property ninit_done EXPORT_OF intel_pcie_ptile_ast_0.ninit_done + + # set values for exposed HDL parameters + + # set the the module properties + set_module_property BONUS_DATA { + + + + + +} + set_module_property FILE {pcie.ip} + set_module_property GENERATION_ID {0x00000000} + set_module_property NAME {pcie} + + # save the system + sync_sysinfo_parameters + save_system pcie +} + +proc do_set_exported_interface_sysinfo_parameters {} { +} + +# create all the systems, from bottom up +do_create_pcie + +# set system info parameters on exported interface, from bottom up +do_set_exported_interface_sysinfo_parameters diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/ip/reset_release.tcl b/fpga/mqnic/DE10_Agilex/fpga_100g/ip/reset_release.tcl new file mode 100644 index 000000000..2adf917e8 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/ip/reset_release.tcl @@ -0,0 +1,52 @@ +package require -exact qsys 21.3 + +# create the system "reset_release" +proc do_create_reset_release {} { + # create the system + create_system reset_release + set_project_property DEVICE {AGFB014R24B2E2V} + set_project_property DEVICE_FAMILY {Agilex} + set_project_property HIDE_FROM_IP_CATALOG {true} + set_use_testbench_naming_pattern 0 {} + + # add HDL parameters + + # add the components + add_instance s10_user_rst_clkgate_0 altera_s10_user_rst_clkgate + set_instance_parameter_value s10_user_rst_clkgate_0 {outputType} {Conduit Interface} + set_instance_property s10_user_rst_clkgate_0 AUTO_EXPORT true + + # add wirelevel expressions + + # preserve ports for debug + + # add the exports + set_interface_property ninit_done EXPORT_OF s10_user_rst_clkgate_0.ninit_done + + # set values for exposed HDL parameters + + # set the the module properties + set_module_property BONUS_DATA { + + + + + +} + set_module_property FILE {reset_release.ip} + set_module_property GENERATION_ID {0x00000000} + set_module_property NAME {reset_release} + + # save the system + sync_sysinfo_parameters + save_system reset_release +} + +proc do_set_exported_interface_sysinfo_parameters {} { +} + +# create all the systems, from bottom up +do_create_reset_release + +# set system info parameters on exported interface, from bottom up +do_set_exported_interface_sysinfo_parameters diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/lib b/fpga/mqnic/DE10_Agilex/fpga_100g/lib new file mode 120000 index 000000000..9512b3d5e --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/lib @@ -0,0 +1 @@ +../../../lib/ \ No newline at end of file diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/common b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/common new file mode 120000 index 000000000..449c9409c --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/common @@ -0,0 +1 @@ +../../../../common/rtl/ \ No newline at end of file diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/debounce_switch.v b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/debounce_switch.v new file mode 100644 index 000000000..8e93a50c4 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/debounce_switch.v @@ -0,0 +1,93 @@ +/* + +Copyright (c) 2014-2018 Alex Forencich + +Permission is hereby granted, free of charge, to any person obtaining a copy +of this software and associated documentation files (the "Software"), to deal +in the Software without restriction, including without limitation the rights +to use, copy, modify, merge, publish, distribute, sublicense, and/or sell +copies of the Software, and to permit persons to whom the Software is +furnished to do so, subject to the following conditions: + +The above copyright notice and this permission notice shall be included in +all copies or substantial portions of the Software. + +THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR +IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY +FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE +AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER +LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, +OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN +THE SOFTWARE. + +*/ + +// Language: Verilog-2001 + +`resetall +`timescale 1 ns / 1 ps +`default_nettype none + +/* + * Synchronizes switch and button inputs with a slow sampled shift register + */ +module debounce_switch #( + parameter WIDTH=1, // width of the input and output signals + parameter N=3, // length of shift register + parameter RATE=125000 // clock division factor +)( + input wire clk, + input wire rst, + input wire [WIDTH-1:0] in, + output wire [WIDTH-1:0] out +); + +reg [23:0] cnt_reg = 24'd0; + +reg [N-1:0] debounce_reg[WIDTH-1:0]; + +reg [WIDTH-1:0] state; + +/* + * The synchronized output is the state register + */ +assign out = state; + +integer k; + +always @(posedge clk or posedge rst) begin + if (rst) begin + cnt_reg <= 0; + state <= 0; + + for (k = 0; k < WIDTH; k = k + 1) begin + debounce_reg[k] <= 0; + end + end else begin + if (cnt_reg < RATE) begin + cnt_reg <= cnt_reg + 24'd1; + end else begin + cnt_reg <= 24'd0; + end + + if (cnt_reg == 24'd0) begin + for (k = 0; k < WIDTH; k = k + 1) begin + debounce_reg[k] <= {debounce_reg[k][N-2:0], in[k]}; + end + end + + for (k = 0; k < WIDTH; k = k + 1) begin + if (|debounce_reg[k] == 0) begin + state[k] <= 0; + end else if (&debounce_reg[k] == 1) begin + state[k] <= 1; + end else begin + state[k] <= state[k]; + end + end + end +end + +endmodule + +`resetall diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/eth_mac_dual_wrapper.v b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/eth_mac_dual_wrapper.v new file mode 100644 index 000000000..a33802c99 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/eth_mac_dual_wrapper.v @@ -0,0 +1,539 @@ +/* + +Copyright (c) 2022 Alex Forencich + +Permission is hereby granted, free of charge, to any person obtaining a copy +of this software and associated documentation files (the "Software"), to deal +in the Software without restriction, including without limitation the rights +to use, copy, modify, merge, publish, distribute, sublicense, and/or sell +copies of the Software, and to permit persons to whom the Software is +furnished to do so, subject to the following conditions: + +The above copyright notice and this permission notice shall be included in +all copies or substantial portions of the Software. + +THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR +IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY +FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE +AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER +LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, +OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN +THE SOFTWARE. + +*/ + +// Language: Verilog 2001 + +`resetall +`timescale 1ns / 1ps +`default_nettype none + +/* + * Dual Ethernet MAC wrapper + */ +module eth_mac_dual_wrapper # +( + parameter PTP_TS_WIDTH = 96, + parameter PTP_TAG_WIDTH = 8, + parameter DATA_WIDTH = 512, + parameter KEEP_WIDTH = DATA_WIDTH/8, + parameter TX_USER_WIDTH = PTP_TAG_WIDTH+1, + parameter RX_USER_WIDTH = PTP_TS_WIDTH+1 +) +( + input wire ctrl_clk, + input wire ctrl_rst, + + output wire [7:0] tx_serial_data_p, + output wire [7:0] tx_serial_data_n, + input wire [7:0] rx_serial_data_p, + input wire [7:0] rx_serial_data_n, + input wire ref_clk, + + output wire mac_1_clk, + output wire mac_1_rst, + + input wire [PTP_TS_WIDTH-1:0] mac_1_ptp_time, + + output wire [PTP_TS_WIDTH-1:0] mac_1_tx_ptp_ts, + output wire [PTP_TAG_WIDTH-1:0] mac_1_tx_ptp_ts_tag, + output wire mac_1_tx_ptp_ts_valid, + + input wire [DATA_WIDTH-1:0] mac_1_tx_axis_tdata, + input wire [KEEP_WIDTH-1:0] mac_1_tx_axis_tkeep, + input wire mac_1_tx_axis_tvalid, + output wire mac_1_tx_axis_tready, + input wire mac_1_tx_axis_tlast, + input wire [TX_USER_WIDTH-1:0] mac_1_tx_axis_tuser, + + output wire [DATA_WIDTH-1:0] mac_1_rx_axis_tdata, + output wire [KEEP_WIDTH-1:0] mac_1_rx_axis_tkeep, + output wire mac_1_rx_axis_tvalid, + output wire mac_1_rx_axis_tlast, + output wire [RX_USER_WIDTH-1:0] mac_1_rx_axis_tuser, + + output wire mac_1_rx_status, + + output wire mac_2_clk, + output wire mac_2_rst, + + input wire [PTP_TS_WIDTH-1:0] mac_2_ptp_time, + + output wire [PTP_TS_WIDTH-1:0] mac_2_tx_ptp_ts, + output wire [PTP_TAG_WIDTH-1:0] mac_2_tx_ptp_ts_tag, + output wire mac_2_tx_ptp_ts_valid, + + input wire [DATA_WIDTH-1:0] mac_2_tx_axis_tdata, + input wire [KEEP_WIDTH-1:0] mac_2_tx_axis_tkeep, + input wire mac_2_tx_axis_tvalid, + output wire mac_2_tx_axis_tready, + input wire mac_2_tx_axis_tlast, + input wire [TX_USER_WIDTH-1:0] mac_2_tx_axis_tuser, + + output wire [DATA_WIDTH-1:0] mac_2_rx_axis_tdata, + output wire [KEEP_WIDTH-1:0] mac_2_rx_axis_tkeep, + output wire mac_2_rx_axis_tvalid, + output wire mac_2_rx_axis_tlast, + output wire [RX_USER_WIDTH-1:0] mac_2_rx_axis_tuser, + + output wire mac_2_rx_status +); + +parameter N_CH = 2; +parameter XCVR_PER_MAC = 4; +parameter XCVR_CH = N_CH*XCVR_PER_MAC; + +wire [N_CH*6-1:0] mac_pll_clk_d64; +wire [N_CH*6-1:0] mac_pll_clk_d66; +wire [N_CH*6-1:0] mac_rec_clk_d64; +wire [N_CH*6-1:0] mac_rec_clk_d66; + +wire [N_CH-1:0] mac_tx_pll_locked; + +wire [N_CH-1:0] mac_clk; +wire [N_CH-1:0] mac_rst; + +wire [XCVR_CH*19-1:0] xcvr_reconfig_address; +wire [XCVR_CH-1:0] xcvr_reconfig_read; +wire [XCVR_CH-1:0] xcvr_reconfig_write; +wire [XCVR_CH*8-1:0] xcvr_reconfig_readdata; +wire [XCVR_CH*8-1:0] xcvr_reconfig_writedata; +wire [XCVR_CH-1:0] xcvr_reconfig_waitrequest; + +wire [N_CH-1:0] mac_tx_lanes_stable; +wire [N_CH-1:0] mac_rx_pcs_ready; +wire [N_CH-1:0] mac_ehip_ready; + +wire [N_CH*PTP_TS_WIDTH-1:0] mac_ptp_tod; +wire [N_CH*PTP_TAG_WIDTH-1:0] mac_ptp_fp; +wire [N_CH-1:0] mac_ptp_ets_valid; +wire [N_CH*PTP_TS_WIDTH-1:0] mac_ptp_ets; +wire [N_CH*PTP_TAG_WIDTH-1:0] mac_ptp_ets_fp; +wire [N_CH*PTP_TS_WIDTH-1:0] mac_ptp_rx_its; + +wire [N_CH-1:0] mac_tx_ready; +wire [N_CH-1:0] mac_tx_valid; +wire [N_CH*DATA_WIDTH-1:0] mac_tx_data; +wire [N_CH-1:0] mac_tx_error; +wire [N_CH-1:0] mac_tx_startofpacket; +wire [N_CH-1:0] mac_tx_endofpacket; +wire [N_CH*6-1:0] mac_tx_empty; + +wire [N_CH-1:0] mac_rx_valid; +wire [N_CH*DATA_WIDTH-1:0] mac_rx_data; +wire [N_CH-1:0] mac_rx_startofpacket; +wire [N_CH-1:0] mac_rx_endofpacket; +wire [N_CH*6-1:0] mac_rx_empty; +wire [N_CH*6-1:0] mac_rx_error; + +mac_02 mac_02_inst ( + .i_stats_snapshot (1'b0), + .o_cdr_lock (), + .o_tx_pll_locked (mac_tx_pll_locked[0*1 +: 1]), + .i_eth_reconfig_addr (21'd0), + .i_eth_reconfig_read (1'b0), + .i_eth_reconfig_write (1'b0), + .o_eth_reconfig_readdata (), + .o_eth_reconfig_readdata_valid (), + .i_eth_reconfig_writedata (32'd0), + .o_eth_reconfig_waitrequest (), + .i_rsfec_reconfig_addr (11'd0), + .i_rsfec_reconfig_read (1'b0), + .i_rsfec_reconfig_write (1'b0), + .o_rsfec_reconfig_readdata (), + .i_rsfec_reconfig_writedata (8'd0), + .o_rsfec_reconfig_waitrequest (), + .i_ptp_reconfig_address ({2{19'd0}}), + .i_ptp_reconfig_read ({2{1'b0}}), + .i_ptp_reconfig_write ({2{1'b0}}), + .o_ptp_reconfig_readdata (), + .i_ptp_reconfig_writedata ({2{8'd0}}), + .o_ptp_reconfig_waitrequest (), + .o_tx_lanes_stable (mac_tx_lanes_stable[0*1 +: 1]), + .o_rx_pcs_ready (mac_rx_pcs_ready[0*1 +: 1]), + .o_ehip_ready (mac_ehip_ready[0*1 +: 1]), + .o_rx_block_lock (), + .o_rx_am_lock (), + .o_rx_hi_ber (), + .o_local_fault_status (), + .o_remote_fault_status (), + .i_clk_ref (ref_clk), + .i_clk_tx (mac_clk[0*1 +: 1]), + .i_clk_rx (mac_clk[0*1 +: 1]), + .o_clk_pll_div64 (mac_pll_clk_d64[0*6*1 +: 6*1]), + .o_clk_pll_div66 (mac_pll_clk_d66[0*6*1 +: 6*1]), + .o_clk_rec_div64 (mac_rec_clk_d64[0*6*1 +: 6*1]), + .o_clk_rec_div66 (mac_rec_clk_d66[0*6*1 +: 6*1]), + .i_csr_rst_n (!ctrl_rst), + .i_tx_rst_n (mac_tx_pll_locked[0*1 +: 1]), + .i_rx_rst_n (mac_tx_pll_locked[0*1 +: 1]), + .o_tx_serial (tx_serial_data_p[0*4*1 +: 4*1]), + .i_rx_serial (rx_serial_data_p[0*4*1 +: 4*1]), + .o_tx_serial_n (tx_serial_data_n[0*4*1 +: 4*1]), + .i_rx_serial_n (rx_serial_data_n[0*4*1 +: 4*1]), + .i_reconfig_clk (ctrl_clk), + .i_reconfig_reset (ctrl_rst), + .i_xcvr_reconfig_address (xcvr_reconfig_address[0*4*19 +: 4*19]), + .i_xcvr_reconfig_read (xcvr_reconfig_read[0*4*1 +: 4*1]), + .i_xcvr_reconfig_write (xcvr_reconfig_write[0*4*1 +: 4*1]), + .o_xcvr_reconfig_readdata (xcvr_reconfig_readdata[0*4*8 +: 4*8]), + .i_xcvr_reconfig_writedata (xcvr_reconfig_writedata[0*4*8 +: 4*8]), + .o_xcvr_reconfig_waitrequest (xcvr_reconfig_waitrequest[0*4*1 +: 4*1]), + .i_ptp_tod (mac_ptp_tod[0*96 +: 96]), + .i_ptp_ts_req (1'b1), + .i_ptp_fp (mac_ptp_fp[0*8 +: 8]), + .o_ptp_ets_valid (mac_ptp_ets_valid[0*1 +: 1]), + .o_ptp_ets (mac_ptp_ets[0*96 +: 96]), + .o_ptp_ets_fp (mac_ptp_ets_fp[0*8 +: 8]), + .o_ptp_rx_its (mac_ptp_rx_its[0*96 +: 96]), + .o_tx_ptp_ready (), + .o_rx_ptp_ready (), + .i_ptp_ins_ets (1'b0), + .i_ptp_ins_cf (1'b0), + .i_ptp_zero_csum (1'b0), + .i_ptp_update_eb (1'b0), + .i_ptp_ts_format (1'b0), + .i_ptp_ts_offset (16'd0), + .i_ptp_cf_offset (16'd0), + .i_ptp_csum_offset (16'd0), + .i_ptp_eb_offset (16'd0), + .i_ptp_tx_its (96'd0), + .o_tx_ready (mac_tx_ready[0*1 +: 1]), + .i_tx_valid (mac_tx_valid[0*1 +: 1]), + .i_tx_data (mac_tx_data[0*DATA_WIDTH +: DATA_WIDTH]), + .i_tx_error (mac_tx_error[0*1 +: 1]), + .i_tx_startofpacket (mac_tx_startofpacket[0*1 +: 1]), + .i_tx_endofpacket (mac_tx_endofpacket[0*1 +: 1]), + .i_tx_empty (mac_tx_empty[0*6 +: 6]), + .i_tx_skip_crc (1'b0), + .o_rx_valid (mac_rx_valid[0*1 +: 1]), + .o_rx_data (mac_rx_data[0*DATA_WIDTH +: DATA_WIDTH]), + .o_rx_startofpacket (mac_rx_startofpacket[0*1 +: 1]), + .o_rx_endofpacket (mac_rx_endofpacket[0*1 +: 1]), + .o_rx_empty (mac_rx_empty[0*6 +: 6]), + .o_rx_error (mac_rx_error[0*6 +: 6]), + .o_rxstatus_data (), + .o_rxstatus_valid (), + .i_tx_pfc (8'd0), + .o_rx_pfc (), + .i_tx_pause (1'b0), + .o_rx_pause () +); + +mac_13 mac_13_inst ( + .i_stats_snapshot (1'b0), + .o_cdr_lock (), + .o_tx_pll_locked (mac_tx_pll_locked[1*1 +: 1]), + .i_eth_reconfig_addr (21'd0), + .i_eth_reconfig_read (1'b0), + .i_eth_reconfig_write (1'b0), + .o_eth_reconfig_readdata (), + .o_eth_reconfig_readdata_valid (), + .i_eth_reconfig_writedata (32'd0), + .o_eth_reconfig_waitrequest (), + .i_rsfec_reconfig_addr (11'd0), + .i_rsfec_reconfig_read (1'b0), + .i_rsfec_reconfig_write (1'b0), + .o_rsfec_reconfig_readdata (), + .i_rsfec_reconfig_writedata (8'd0), + .o_rsfec_reconfig_waitrequest (), + .i_ptp_reconfig_address ({2{19'd0}}), + .i_ptp_reconfig_read ({2{1'b0}}), + .i_ptp_reconfig_write ({2{1'b0}}), + .o_ptp_reconfig_readdata (), + .i_ptp_reconfig_writedata ({2{8'd0}}), + .o_ptp_reconfig_waitrequest (), + .o_tx_lanes_stable (mac_tx_lanes_stable[1*1 +: 1]), + .o_rx_pcs_ready (mac_rx_pcs_ready[1*1 +: 1]), + .o_ehip_ready (mac_ehip_ready[1*1 +: 1]), + .o_rx_block_lock (), + .o_rx_am_lock (), + .o_rx_hi_ber (), + .o_local_fault_status (), + .o_remote_fault_status (), + .i_clk_ref (ref_clk), + .i_clk_tx (mac_clk[1*1 +: 1]), + .i_clk_rx (mac_clk[1*1 +: 1]), + .o_clk_pll_div64 (mac_pll_clk_d64[1*6*1 +: 6*1]), + .o_clk_pll_div66 (mac_pll_clk_d66[1*6*1 +: 6*1]), + .o_clk_rec_div64 (mac_rec_clk_d64[1*6*1 +: 6*1]), + .o_clk_rec_div66 (mac_rec_clk_d66[1*6*1 +: 6*1]), + .i_csr_rst_n (!ctrl_rst), + .i_tx_rst_n (mac_tx_pll_locked[1*1 +: 1]), + .i_rx_rst_n (mac_tx_pll_locked[1*1 +: 1]), + .o_tx_serial (tx_serial_data_p[1*4*1 +: 4*1]), + .i_rx_serial (rx_serial_data_p[1*4*1 +: 4*1]), + .o_tx_serial_n (tx_serial_data_n[1*4*1 +: 4*1]), + .i_rx_serial_n (rx_serial_data_n[1*4*1 +: 4*1]), + .i_reconfig_clk (ctrl_clk), + .i_reconfig_reset (ctrl_rst), + .i_xcvr_reconfig_address (xcvr_reconfig_address[1*4*19 +: 4*19]), + .i_xcvr_reconfig_read (xcvr_reconfig_read[1*4*1 +: 4*1]), + .i_xcvr_reconfig_write (xcvr_reconfig_write[1*4*1 +: 4*1]), + .o_xcvr_reconfig_readdata (xcvr_reconfig_readdata[1*4*8 +: 4*8]), + .i_xcvr_reconfig_writedata (xcvr_reconfig_writedata[1*4*8 +: 4*8]), + .o_xcvr_reconfig_waitrequest (xcvr_reconfig_waitrequest[1*4*1 +: 4*1]), + .i_ptp_tod (mac_ptp_tod[1*96 +: 96]), + .i_ptp_ts_req (1'b1), + .i_ptp_fp (mac_ptp_fp[1*8 +: 8]), + .o_ptp_ets_valid (mac_ptp_ets_valid[1*1 +: 1]), + .o_ptp_ets (mac_ptp_ets[1*96 +: 96]), + .o_ptp_ets_fp (mac_ptp_ets_fp[1*8 +: 8]), + .o_ptp_rx_its (mac_ptp_rx_its[1*96 +: 96]), + .o_tx_ptp_ready (), + .o_rx_ptp_ready (), + .i_ptp_ins_ets (1'b0), + .i_ptp_ins_cf (1'b0), + .i_ptp_zero_csum (1'b0), + .i_ptp_update_eb (1'b0), + .i_ptp_ts_format (1'b0), + .i_ptp_ts_offset (16'd0), + .i_ptp_cf_offset (16'd0), + .i_ptp_csum_offset (16'd0), + .i_ptp_eb_offset (16'd0), + .i_ptp_tx_its (96'd0), + .o_tx_ready (mac_tx_ready[1*1 +: 1]), + .i_tx_valid (mac_tx_valid[1*1 +: 1]), + .i_tx_data (mac_tx_data[1*DATA_WIDTH +: DATA_WIDTH]), + .i_tx_error (mac_tx_error[1*1 +: 1]), + .i_tx_startofpacket (mac_tx_startofpacket[1*1 +: 1]), + .i_tx_endofpacket (mac_tx_endofpacket[1*1 +: 1]), + .i_tx_empty (mac_tx_empty[1*6 +: 6]), + .i_tx_skip_crc (1'b0), + .o_rx_valid (mac_rx_valid[1*1 +: 1]), + .o_rx_data (mac_rx_data[1*DATA_WIDTH +: DATA_WIDTH]), + .o_rx_startofpacket (mac_rx_startofpacket[1*1 +: 1]), + .o_rx_endofpacket (mac_rx_endofpacket[1*1 +: 1]), + .o_rx_empty (mac_rx_empty[1*6 +: 6]), + .o_rx_error (mac_rx_error[1*6 +: 6]), + .o_rxstatus_data (), + .o_rxstatus_valid (), + .i_tx_pfc (8'd0), + .o_rx_pfc (), + .i_tx_pause (1'b0), + .o_rx_pause () +); + +wire [N_CH*DATA_WIDTH-1:0] mac_rx_axis_tdata; +wire [N_CH*KEEP_WIDTH-1:0] mac_rx_axis_tkeep; +wire [N_CH-1:0] mac_rx_axis_tvalid; +wire [N_CH-1:0] mac_rx_axis_tlast; +wire [N_CH*RX_USER_WIDTH-1:0] mac_rx_axis_tuser; + +wire [N_CH*DATA_WIDTH-1:0] mac_tx_axis_tdata; +wire [N_CH*KEEP_WIDTH-1:0] mac_tx_axis_tkeep; +wire [N_CH-1:0] mac_tx_axis_tvalid; +wire [N_CH-1:0] mac_tx_axis_tready; +wire [N_CH-1:0] mac_tx_axis_tlast; +wire [N_CH*TX_USER_WIDTH-1:0] mac_tx_axis_tuser; + +assign mac_clk[0] = mac_pll_clk_d64[4]; +assign mac_clk[1] = mac_pll_clk_d64[10]; + +assign mac_1_clk = mac_clk[0]; +assign mac_1_rst = mac_rst[0]; + +assign mac_ptp_tod[0*PTP_TS_WIDTH +: PTP_TS_WIDTH] = mac_1_ptp_time; + +assign mac_1_tx_ptp_ts = mac_ptp_ets[0*PTP_TS_WIDTH +: PTP_TS_WIDTH]; +assign mac_1_tx_ptp_ts_tag = mac_ptp_ets_fp[0*PTP_TAG_WIDTH +: PTP_TAG_WIDTH]; +assign mac_1_tx_ptp_ts_valid = mac_ptp_ets_valid[0]; + +assign mac_tx_axis_tdata[0*DATA_WIDTH +: DATA_WIDTH] = mac_1_tx_axis_tdata; +assign mac_tx_axis_tkeep[0*KEEP_WIDTH +: KEEP_WIDTH] = mac_1_tx_axis_tkeep; +assign mac_tx_axis_tvalid[0] = mac_1_tx_axis_tvalid; +assign mac_1_tx_axis_tready = mac_tx_axis_tready[0]; +assign mac_tx_axis_tlast[0] = mac_1_tx_axis_tlast; +assign mac_tx_axis_tuser[0*TX_USER_WIDTH +: TX_USER_WIDTH] = mac_1_tx_axis_tuser; + +assign mac_1_rx_axis_tdata = mac_rx_axis_tdata[0*DATA_WIDTH +: DATA_WIDTH]; +assign mac_1_rx_axis_tkeep = mac_rx_axis_tkeep[0*KEEP_WIDTH +: KEEP_WIDTH]; +assign mac_1_rx_axis_tvalid = mac_rx_axis_tvalid[0]; +assign mac_1_rx_axis_tlast = mac_rx_axis_tlast[0]; +assign mac_1_rx_axis_tuser = mac_rx_axis_tuser[0*RX_USER_WIDTH +: RX_USER_WIDTH]; + +assign mac_1_rx_status = mac_rx_pcs_ready[0]; + +assign mac_2_clk = mac_clk[1]; +assign mac_2_rst = mac_rst[1]; + +assign mac_ptp_tod[1*PTP_TS_WIDTH +: PTP_TS_WIDTH] = mac_2_ptp_time; + +assign mac_2_tx_ptp_ts = mac_ptp_ets[1*PTP_TS_WIDTH +: PTP_TS_WIDTH]; +assign mac_2_tx_ptp_ts_tag = mac_ptp_ets_fp[1*PTP_TAG_WIDTH +: PTP_TAG_WIDTH]; +assign mac_2_tx_ptp_ts_valid = mac_ptp_ets_valid[1]; + +assign mac_tx_axis_tdata[1*DATA_WIDTH +: DATA_WIDTH] = mac_2_tx_axis_tdata; +assign mac_tx_axis_tkeep[1*KEEP_WIDTH +: KEEP_WIDTH] = mac_2_tx_axis_tkeep; +assign mac_tx_axis_tvalid[1] = mac_2_tx_axis_tvalid; +assign mac_2_tx_axis_tready = mac_tx_axis_tready[1]; +assign mac_tx_axis_tlast[1] = mac_2_tx_axis_tlast; +assign mac_tx_axis_tuser[1*TX_USER_WIDTH +: TX_USER_WIDTH] = mac_2_tx_axis_tuser; + +assign mac_2_rx_axis_tdata = mac_rx_axis_tdata[1*DATA_WIDTH +: DATA_WIDTH]; +assign mac_2_rx_axis_tkeep = mac_rx_axis_tkeep[1*KEEP_WIDTH +: KEEP_WIDTH]; +assign mac_2_rx_axis_tvalid = mac_rx_axis_tvalid[1]; +assign mac_2_rx_axis_tlast = mac_rx_axis_tlast[1]; +assign mac_2_rx_axis_tuser = mac_rx_axis_tuser[1*RX_USER_WIDTH +: RX_USER_WIDTH]; + +assign mac_2_rx_status = mac_rx_pcs_ready[1]; + +generate + +genvar m, n; + +for (n = 0; n < N_CH; n = n + 1) begin : mac_ch + + sync_reset #( + .N(4) + ) + mac_tx_reset_sync_inst ( + .clk(mac_clk[n]), + .rst(ctrl_rst || !mac_tx_lanes_stable[n] || !mac_ehip_ready[n]), + .out(mac_rst[n]) + ); + + for (m = 0; m < XCVR_PER_MAC; m = m + 1) begin : xcvr_ch + + xcvr_ctrl xcvr_ctrl_inst ( + .reconfig_clk(ctrl_clk), + .reconfig_rst(ctrl_rst), + + .pll_locked_in(mac_tx_pll_locked[n]), + + .xcvr_reconfig_address(xcvr_reconfig_address[(n*XCVR_PER_MAC+m)*19 +: 19]), + .xcvr_reconfig_read(xcvr_reconfig_read[(n*XCVR_PER_MAC+m)]), + .xcvr_reconfig_write(xcvr_reconfig_write[(n*XCVR_PER_MAC+m)]), + .xcvr_reconfig_readdata(xcvr_reconfig_readdata[(n*XCVR_PER_MAC+m)*8 +: 8]), + .xcvr_reconfig_writedata(xcvr_reconfig_writedata[(n*XCVR_PER_MAC+m)*8 +: 8]), + .xcvr_reconfig_waitrequest(xcvr_reconfig_waitrequest[(n*XCVR_PER_MAC+m)]) + ); + + end + + axis2avst #( + .DATA_WIDTH(DATA_WIDTH), + .KEEP_WIDTH(KEEP_WIDTH), + .KEEP_ENABLE(1), + .EMPTY_WIDTH(6), + .BYTE_REVERSE(1) + ) + mac_tx_axis2avst ( + .clk(mac_clk[n]), + .rst(mac_rst[n]), + + .axis_tdata(mac_tx_axis_tdata[n*DATA_WIDTH +: DATA_WIDTH]), + .axis_tkeep(mac_tx_axis_tkeep[n*KEEP_WIDTH +: KEEP_WIDTH]), + .axis_tvalid(mac_tx_axis_tvalid[n]), + .axis_tready(mac_tx_axis_tready[n]), + .axis_tlast(mac_tx_axis_tlast[n]), + .axis_tuser(mac_tx_axis_tuser[n*TX_USER_WIDTH +: 1]), + + .avst_ready(mac_tx_ready[n]), + .avst_valid(mac_tx_valid[n]), + .avst_data(mac_tx_data[n*DATA_WIDTH +: DATA_WIDTH]), + .avst_startofpacket(mac_tx_startofpacket[n]), + .avst_endofpacket(mac_tx_endofpacket[n]), + .avst_empty(mac_tx_empty[n*6 +: 6]), + .avst_error(mac_tx_error[n]) + ); + + assign mac_ptp_fp[n*PTP_TAG_WIDTH +: PTP_TAG_WIDTH] = mac_tx_axis_tuser[n*TX_USER_WIDTH+1 +: PTP_TAG_WIDTH]; + + wire [DATA_WIDTH-1:0] mac_rx_axis_tdata_int; + wire [KEEP_WIDTH-1:0] mac_rx_axis_tkeep_int; + wire mac_rx_axis_tvalid_int; + wire mac_rx_axis_tlast_int; + wire mac_rx_axis_tuser_int; + + avst2axis #( + .DATA_WIDTH(DATA_WIDTH), + .KEEP_WIDTH(KEEP_WIDTH), + .KEEP_ENABLE(1), + .EMPTY_WIDTH(6), + .BYTE_REVERSE(1) + ) + mac_rx_avst2axis ( + .clk(mac_clk[n]), + .rst(mac_rst[n]), + + .avst_ready(), + .avst_valid(mac_rx_valid[n]), + .avst_data(mac_rx_data[n*DATA_WIDTH +: DATA_WIDTH]), + .avst_startofpacket(mac_rx_startofpacket[n]), + .avst_endofpacket(mac_rx_endofpacket[n]), + .avst_empty(mac_rx_empty[n*6 +: 6]), + .avst_error(mac_rx_error[n*6 +: 6] != 0), + + .axis_tdata(mac_rx_axis_tdata_int), + .axis_tkeep(mac_rx_axis_tkeep_int), + .axis_tvalid(mac_rx_axis_tvalid_int), + .axis_tready(1'b1), + .axis_tlast(mac_rx_axis_tlast_int), + .axis_tuser(mac_rx_axis_tuser_int) + ); + + mac_ts_insert #( + .PTP_TS_WIDTH(PTP_TS_WIDTH), + .DATA_WIDTH(DATA_WIDTH), + .KEEP_WIDTH(KEEP_WIDTH), + .S_USER_WIDTH(1), + .M_USER_WIDTH(RX_USER_WIDTH) + ) + mac_ts_insert_inst ( + .clk(mac_clk[n]), + .rst(mac_rst[n]), + + /* + * PTP TS input + */ + .ptp_ts(mac_ptp_rx_its[n*PTP_TS_WIDTH +: PTP_TS_WIDTH]), + + /* + * AXI input + */ + .s_axis_tdata(mac_rx_axis_tdata_int), + .s_axis_tkeep(mac_rx_axis_tkeep_int), + .s_axis_tvalid(mac_rx_axis_tvalid_int), + .s_axis_tready(), + .s_axis_tlast(mac_rx_axis_tlast_int), + .s_axis_tuser(mac_rx_axis_tuser_int), + + /* + * AXI output + */ + .m_axis_tdata(mac_rx_axis_tdata[n*DATA_WIDTH +: DATA_WIDTH]), + .m_axis_tkeep(mac_rx_axis_tkeep[n*KEEP_WIDTH +: KEEP_WIDTH]), + .m_axis_tvalid(mac_rx_axis_tvalid[n]), + .m_axis_tready(1'b1), + .m_axis_tlast(mac_rx_axis_tlast[n]), + .m_axis_tuser(mac_rx_axis_tuser[n*RX_USER_WIDTH +: RX_USER_WIDTH]) + ); + +end + +endgenerate + +endmodule + +`resetall diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga.v b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga.v new file mode 100644 index 000000000..fae8b682b --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga.v @@ -0,0 +1,1041 @@ +/* + +Copyright 2022, The Regents of the University of California. +All rights reserved. + +Redistribution and use in source and binary forms, with or without +modification, are permitted provided that the following conditions are met: + + 1. Redistributions of source code must retain the above copyright notice, + this list of conditions and the following disclaimer. + + 2. Redistributions in binary form must reproduce the above copyright notice, + this list of conditions and the following disclaimer in the documentation + and/or other materials provided with the distribution. + +THIS SOFTWARE IS PROVIDED BY THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ''AS +IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE +IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE +DISCLAIMED. IN NO EVENT SHALL THE REGENTS OF THE UNIVERSITY OF CALIFORNIA OR +CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, +EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT +OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS +INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN +CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING +IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY +OF SUCH DAMAGE. + +The views and conclusions contained in the software and documentation are those +of the authors and should not be interpreted as representing official policies, +either expressed or implied, of The Regents of the University of California. + +*/ + +// Language: Verilog 2001 + +`resetall +`timescale 1ns / 1ps +`default_nettype none + +/* + * FPGA top-level module + */ +module fpga # +( + // FW and board IDs + parameter FPGA_ID = 32'hC34120DD, + parameter FW_ID = 32'h00000000, + parameter FW_VER = 32'h00_00_01_00, + parameter BOARD_ID = 32'h1172_B00A, + parameter BOARD_VER = 32'h01_00_00_00, + parameter BUILD_DATE = 32'd1563227611, + parameter GIT_HASH = 32'hdce357bf, + parameter RELEASE_INFO = 32'h00000000, + + // Structural configuration + parameter IF_COUNT = 2, + parameter PORTS_PER_IF = 1, + parameter SCHED_PER_IF = PORTS_PER_IF, + parameter PORT_MASK = 0, + + // PTP configuration + parameter PTP_CLOCK_PIPELINE = 0, + parameter PTP_CLOCK_CDC_PIPELINE = 0, + parameter PTP_PORT_CDC_PIPELINE = 0, + parameter PTP_PEROUT_ENABLE = 1, + parameter PTP_PEROUT_COUNT = 1, + + // Queue manager configuration + parameter EVENT_QUEUE_OP_TABLE_SIZE = 32, + parameter TX_QUEUE_OP_TABLE_SIZE = 32, + parameter RX_QUEUE_OP_TABLE_SIZE = 32, + parameter TX_CPL_QUEUE_OP_TABLE_SIZE = TX_QUEUE_OP_TABLE_SIZE, + parameter RX_CPL_QUEUE_OP_TABLE_SIZE = RX_QUEUE_OP_TABLE_SIZE, + parameter EVENT_QUEUE_INDEX_WIDTH = 5, + parameter TX_QUEUE_INDEX_WIDTH = 10, + parameter RX_QUEUE_INDEX_WIDTH = 8, + parameter TX_CPL_QUEUE_INDEX_WIDTH = TX_QUEUE_INDEX_WIDTH, + parameter RX_CPL_QUEUE_INDEX_WIDTH = RX_QUEUE_INDEX_WIDTH, + parameter EVENT_QUEUE_PIPELINE = 3, + parameter TX_QUEUE_PIPELINE = 3+(TX_QUEUE_INDEX_WIDTH > 12 ? TX_QUEUE_INDEX_WIDTH-12 : 0), + parameter RX_QUEUE_PIPELINE = 3+(RX_QUEUE_INDEX_WIDTH > 12 ? RX_QUEUE_INDEX_WIDTH-12 : 0), + parameter TX_CPL_QUEUE_PIPELINE = TX_QUEUE_PIPELINE, + parameter RX_CPL_QUEUE_PIPELINE = RX_QUEUE_PIPELINE, + + // TX and RX engine configuration + parameter TX_DESC_TABLE_SIZE = 32, + parameter RX_DESC_TABLE_SIZE = 32, + + // Scheduler configuration + parameter TX_SCHEDULER_OP_TABLE_SIZE = TX_DESC_TABLE_SIZE, + parameter TX_SCHEDULER_PIPELINE = TX_QUEUE_PIPELINE, + parameter TDMA_INDEX_WIDTH = 6, + + // Timestamping configuration + parameter PTP_TS_ENABLE = 1, + parameter TX_CPL_FIFO_DEPTH = 32, + parameter TX_CHECKSUM_ENABLE = 1, + parameter RX_RSS_ENABLE = 1, + parameter RX_HASH_ENABLE = 1, + parameter RX_CHECKSUM_ENABLE = 1, + parameter TX_FIFO_DEPTH = 32768, + parameter RX_FIFO_DEPTH = 131072, + parameter MAX_TX_SIZE = 9214, + parameter MAX_RX_SIZE = 9214, + parameter TX_RAM_SIZE = 131072, + parameter RX_RAM_SIZE = 131072, + + // Application block configuration + parameter APP_ID = 32'h00000000, + parameter APP_ENABLE = 0, + parameter APP_CTRL_ENABLE = 1, + parameter APP_DMA_ENABLE = 1, + parameter APP_AXIS_DIRECT_ENABLE = 1, + parameter APP_AXIS_SYNC_ENABLE = 1, + parameter APP_AXIS_IF_ENABLE = 1, + parameter APP_STAT_ENABLE = 1, + + // DMA interface configuration + parameter DMA_IMM_ENABLE = 0, + parameter DMA_IMM_WIDTH = 32, + parameter DMA_LEN_WIDTH = 16, + parameter DMA_TAG_WIDTH = 16, + parameter RAM_ADDR_WIDTH = $clog2(TX_RAM_SIZE > RX_RAM_SIZE ? TX_RAM_SIZE : RX_RAM_SIZE), + parameter RAM_PIPELINE = 2, + + // PCIe interface configuration + parameter SEG_COUNT = 2, + parameter SEG_DATA_WIDTH = 256, + parameter SEG_EMPTY_WIDTH = $clog2(SEG_DATA_WIDTH/32), + parameter SEG_HDR_WIDTH = 128, + parameter SEG_PRFX_WIDTH = 32, + parameter TX_SEQ_NUM_WIDTH = 6, + parameter PF_COUNT = 1, + parameter VF_COUNT = 0, + parameter PCIE_TAG_COUNT = 256, + parameter PCIE_DMA_READ_OP_TABLE_SIZE = PCIE_TAG_COUNT, + parameter PCIE_DMA_READ_TX_LIMIT = 2**TX_SEQ_NUM_WIDTH, + parameter PCIE_DMA_READ_TX_FC_ENABLE = 1, + parameter PCIE_DMA_WRITE_OP_TABLE_SIZE = 2**TX_SEQ_NUM_WIDTH, + parameter PCIE_DMA_WRITE_TX_LIMIT = 2**TX_SEQ_NUM_WIDTH, + parameter PCIE_DMA_WRITE_TX_FC_ENABLE = 1, + + // Interrupt configuration + parameter IRQ_INDEX_WIDTH = EVENT_QUEUE_INDEX_WIDTH, + + // AXI lite interface configuration (control) + parameter AXIL_CTRL_DATA_WIDTH = 32, + parameter AXIL_CTRL_ADDR_WIDTH = 24, + + // AXI lite interface configuration (application control) + parameter AXIL_APP_CTRL_DATA_WIDTH = AXIL_CTRL_DATA_WIDTH, + parameter AXIL_APP_CTRL_ADDR_WIDTH = 24, + + // Ethernet interface configuration + parameter AXIS_ETH_TX_PIPELINE = 0, + parameter AXIS_ETH_TX_FIFO_PIPELINE = 2, + parameter AXIS_ETH_TX_TS_PIPELINE = 0, + parameter AXIS_ETH_RX_PIPELINE = 0, + parameter AXIS_ETH_RX_FIFO_PIPELINE = 2, + + // Statistics counter subsystem + parameter STAT_ENABLE = 1, + parameter STAT_DMA_ENABLE = 1, + parameter STAT_PCIE_ENABLE = 1, + parameter STAT_INC_WIDTH = 24, + parameter STAT_ID_WIDTH = 12 +) +( + /* + * Clock: 100 MHz + * Reset: Push button, active low + */ + input wire clk_100_b2a, + // input wire clk_50_b3a, + // input wire clk_50_b3c, + // input wire cpu_reset_n, + + /* + * GPIO + */ + input wire [1:0] button, + input wire [1:0] sw, + output wire [3:0] led, + output wire [3:0] led_bracket, + + /* + * PCIe: gen 4 x16 + */ + output wire [15:0] pcie_tx_p, + output wire [15:0] pcie_tx_n, + input wire [15:0] pcie_rx_p, + input wire [15:0] pcie_rx_n, + input wire [1:0] pcie_refclk_p, + input wire pcie_perst_n, + + /* + * Ethernet: QSFP-DD + */ + output wire [7:0] qsfpdda_tx_p, + // output wire [7:0] qsfpdda_tx_n, + input wire [7:0] qsfpdda_rx_p, + // input wire [7:0] qsfpdda_rx_n, + output wire [7:0] qsfpddb_tx_p, + // output wire [7:0] qsfpddb_tx_n, + input wire [7:0] qsfpddb_rx_p, + // input wire [7:0] qsfpddb_rx_n, + input wire qsfpdda_refclk_p, + input wire qsfpddb_refclk_p, + input wire qsfpddrsv_refclk_p, + output wire qsfpdda_initmode, + input wire qsfpdda_interrupt_n, + input wire qsfpdda_mod_prs_n, + output wire qsfpdda_mod_sel_n, + output wire qsfpdda_rst_n, + inout wire qsfpdda_scl, + inout wire qsfpdda_sda, + output wire qsfpddb_initmode, + input wire qsfpddb_interrupt_n, + input wire qsfpddb_mod_prs_n, + output wire qsfpddb_mod_sel_n, + output wire qsfpddb_rst_n, + inout wire qsfpddb_scl, + inout wire qsfpddb_sda +); + +// PTP configuration +parameter PTP_CLK_PERIOD_NS_NUM = 2048; +parameter PTP_CLK_PERIOD_NS_DENOM = 825; +parameter PTP_TS_WIDTH = 96; +parameter PTP_TAG_WIDTH = 8; +parameter PTP_USE_SAMPLE_CLOCK = 1; + +// Interface configuration +parameter TX_TAG_WIDTH = PTP_TAG_WIDTH; + +// Ethernet interface configuration +parameter AXIS_ETH_DATA_WIDTH = 512; +parameter AXIS_ETH_KEEP_WIDTH = AXIS_ETH_DATA_WIDTH/8; +parameter AXIS_ETH_SYNC_DATA_WIDTH = AXIS_ETH_DATA_WIDTH; +parameter AXIS_ETH_TX_USER_WIDTH = TX_TAG_WIDTH + 1; +parameter AXIS_ETH_RX_USER_WIDTH = (PTP_TS_ENABLE ? PTP_TS_WIDTH : 0) + 1; + +// Clock and reset +wire ninit_done; + +wire pcie_clk; +wire pcie_rst; + +reset_release reset_release_inst ( + .ninit_done (ninit_done) +); + +wire clk_100mhz = clk_100_b2a; +wire rst_100mhz; + +sync_reset #( + .N(20) +) +sync_reset_100mhz_inst ( + .clk(clk_100mhz), + .rst(pcie_rst), + .out(rst_100mhz) +); + +// GPIO +wire [1:0] button_int; +wire [1:0] sw_int; +wire qsfpdda_interrupt_n_int; +wire qsfpdda_mod_prs_n_int; +wire qsfpdda_scl_i; +wire qsfpdda_scl_o; +wire qsfpdda_scl_t; +wire qsfpdda_sda_i; +wire qsfpdda_sda_o; +wire qsfpdda_sda_t; +wire qsfpddb_interrupt_n_int; +wire qsfpddb_mod_prs_n_int; +wire qsfpddb_scl_i; +wire qsfpddb_scl_o; +wire qsfpddb_scl_t; +wire qsfpddb_sda_i; +wire qsfpddb_sda_o; +wire qsfpddb_sda_t; + +reg qsfpdda_scl_o_reg; +reg qsfpdda_scl_t_reg; +reg qsfpdda_sda_o_reg; +reg qsfpdda_sda_t_reg; +reg qsfpddb_scl_o_reg; +reg qsfpddb_scl_t_reg; +reg qsfpddb_sda_o_reg; +reg qsfpddb_sda_t_reg; + +always @(posedge pcie_clk) begin + qsfpdda_scl_o_reg <= qsfpdda_scl_o; + qsfpdda_scl_t_reg <= qsfpdda_scl_t; + qsfpdda_sda_o_reg <= qsfpdda_sda_o; + qsfpdda_sda_t_reg <= qsfpdda_sda_t; + qsfpddb_scl_o_reg <= qsfpddb_scl_o; + qsfpddb_scl_t_reg <= qsfpddb_scl_t; + qsfpddb_sda_o_reg <= qsfpddb_sda_o; + qsfpddb_sda_t_reg <= qsfpddb_sda_t; +end + +debounce_switch #( + .WIDTH(4), + .N(4), + .RATE(250000) +) +debounce_switch_inst ( + .clk(pcie_clk), + .rst(pcie_rst), + .in({button, sw}), + .out({button_int, sw_int}) +); + +sync_signal #( + .WIDTH(8), + .N(2) +) +sync_signal_inst ( + .clk(pcie_clk), + .in({qsfpdda_interrupt_n, qsfpdda_mod_prs_n, qsfpdda_scl, qsfpdda_sda, + qsfpddb_interrupt_n, qsfpddb_mod_prs_n, qsfpddb_scl, qsfpddb_sda}), + .out({qsfpdda_interrupt_n_int, qsfpdda_mod_prs_n_int, qsfpdda_scl_i, qsfpdda_sda_i, + qsfpddb_interrupt_n_int, qsfpddb_mod_prs_n_int, qsfpddb_scl_i, qsfpddb_sda_i}) +); + +assign qsfpdda_scl = qsfpdda_scl_t_reg ? 1'bz : qsfpdda_scl_o_reg; +assign qsfpdda_sda = qsfpdda_sda_t_reg ? 1'bz : qsfpdda_sda_o_reg; + +assign qsfpddb_scl = qsfpddb_scl_t_reg ? 1'bz : qsfpddb_scl_o_reg; +assign qsfpddb_sda = qsfpddb_sda_t_reg ? 1'bz : qsfpddb_sda_o_reg; + +// PCIe +wire coreclkout_hip; +wire reset_status_n; + +wire [SEG_COUNT*SEG_DATA_WIDTH-1:0] rx_st_data; +wire [SEG_COUNT*SEG_EMPTY_WIDTH-1:0] rx_st_empty; +wire [SEG_COUNT-1:0] rx_st_sop; +wire [SEG_COUNT-1:0] rx_st_eop; +wire [SEG_COUNT-1:0] rx_st_valid; +wire rx_st_ready; +wire [SEG_COUNT*SEG_HDR_WIDTH-1:0] rx_st_hdr; +wire [SEG_COUNT*SEG_PRFX_WIDTH-1:0] rx_st_tlp_prfx; +wire [SEG_COUNT-1:0] rx_st_vf_active = 0; +wire [SEG_COUNT*3-1:0] rx_st_func_num = 0; +wire [SEG_COUNT*11-1:0] rx_st_vf_num = 0; +wire [SEG_COUNT*3-1:0] rx_st_bar_range; +wire [SEG_COUNT-1:0] rx_st_tlp_abort; + +wire [SEG_COUNT*SEG_DATA_WIDTH-1:0] tx_st_data; +wire [SEG_COUNT-1:0] tx_st_sop; +wire [SEG_COUNT-1:0] tx_st_eop; +wire [SEG_COUNT-1:0] tx_st_valid; +wire tx_st_ready; +wire [SEG_COUNT-1:0] tx_st_err; +wire [SEG_COUNT*SEG_HDR_WIDTH-1:0] tx_st_hdr; +wire [SEG_COUNT*SEG_PRFX_WIDTH-1:0] tx_st_tlp_prfx; + +wire [11:0] rx_buffer_limit; +wire [1:0] rx_buffer_limit_tdm_idx; + +wire [15:0] tx_cdts_limit; +wire [2:0] tx_cdts_limit_tdm_idx; + +wire [15:0] tl_cfg_ctl; +wire [4:0] tl_cfg_add; +wire [2:0] tl_cfg_func; + +assign pcie_clk = coreclkout_hip; +assign pcie_rst = !reset_status_n; + +pcie pcie_hip_inst ( + .p0_rx_st_ready_i(rx_st_ready), + .p0_rx_st_sop_o(rx_st_sop), + .p0_rx_st_eop_o(rx_st_eop), + .p0_rx_st_data_o(rx_st_data), + .p0_rx_st_valid_o(rx_st_valid), + .p0_rx_st_empty_o(rx_st_empty), + .p0_rx_st_hdr_o(rx_st_hdr), + .p0_rx_st_tlp_prfx_o(rx_st_tlp_prfx), + .p0_rx_st_bar_range_o(rx_st_bar_range), + .p0_rx_st_tlp_abort_o(rx_st_tlp_abort), + .p0_rx_par_err_o(), + .p0_tx_st_sop_i(tx_st_sop), + .p0_tx_st_eop_i(tx_st_eop), + .p0_tx_st_data_i(tx_st_data), + .p0_tx_st_valid_i(tx_st_valid), + .p0_tx_st_err_i(tx_st_err), + .p0_tx_st_ready_o(tx_st_ready), + .p0_tx_st_hdr_i(tx_st_hdr), + .p0_tx_st_tlp_prfx_i(tx_st_tlp_prfx), + .p0_tx_par_err_o(), + .p0_tx_cdts_limit_o(tx_cdts_limit), + .p0_tx_cdts_limit_tdm_idx_o(tx_cdts_limit_tdm_idx), + .p0_tl_cfg_func_o(tl_cfg_func), + .p0_tl_cfg_add_o(tl_cfg_add), + .p0_tl_cfg_ctl_o(tl_cfg_ctl), + .p0_dl_timer_update_o(), + .p0_reset_status_n(reset_status_n), + .p0_pin_perst_n(), + .p0_link_up_o(), + .p0_dl_up_o(), + .p0_surprise_down_err_o(), + .p0_ltssm_state_o(), + .rx_n_in0(pcie_rx_n[0]), + .rx_n_in1(pcie_rx_n[1]), + .rx_n_in2(pcie_rx_n[2]), + .rx_n_in3(pcie_rx_n[3]), + .rx_n_in4(pcie_rx_n[4]), + .rx_n_in5(pcie_rx_n[5]), + .rx_n_in6(pcie_rx_n[6]), + .rx_n_in7(pcie_rx_n[7]), + .rx_n_in8(pcie_rx_n[8]), + .rx_n_in9(pcie_rx_n[9]), + .rx_n_in10(pcie_rx_n[10]), + .rx_n_in11(pcie_rx_n[11]), + .rx_n_in12(pcie_rx_n[12]), + .rx_n_in13(pcie_rx_n[13]), + .rx_n_in14(pcie_rx_n[14]), + .rx_n_in15(pcie_rx_n[15]), + .rx_p_in0(pcie_rx_p[0]), + .rx_p_in1(pcie_rx_p[1]), + .rx_p_in2(pcie_rx_p[2]), + .rx_p_in3(pcie_rx_p[3]), + .rx_p_in4(pcie_rx_p[4]), + .rx_p_in5(pcie_rx_p[5]), + .rx_p_in6(pcie_rx_p[6]), + .rx_p_in7(pcie_rx_p[7]), + .rx_p_in8(pcie_rx_p[8]), + .rx_p_in9(pcie_rx_p[9]), + .rx_p_in10(pcie_rx_p[10]), + .rx_p_in11(pcie_rx_p[11]), + .rx_p_in12(pcie_rx_p[12]), + .rx_p_in13(pcie_rx_p[13]), + .rx_p_in14(pcie_rx_p[14]), + .rx_p_in15(pcie_rx_p[15]), + .tx_n_out0(pcie_tx_n[0]), + .tx_n_out1(pcie_tx_n[1]), + .tx_n_out2(pcie_tx_n[2]), + .tx_n_out3(pcie_tx_n[3]), + .tx_n_out4(pcie_tx_n[4]), + .tx_n_out5(pcie_tx_n[5]), + .tx_n_out6(pcie_tx_n[6]), + .tx_n_out7(pcie_tx_n[7]), + .tx_n_out8(pcie_tx_n[8]), + .tx_n_out9(pcie_tx_n[9]), + .tx_n_out10(pcie_tx_n[10]), + .tx_n_out11(pcie_tx_n[11]), + .tx_n_out12(pcie_tx_n[12]), + .tx_n_out13(pcie_tx_n[13]), + .tx_n_out14(pcie_tx_n[14]), + .tx_n_out15(pcie_tx_n[15]), + .tx_p_out0(pcie_tx_p[0]), + .tx_p_out1(pcie_tx_p[1]), + .tx_p_out2(pcie_tx_p[2]), + .tx_p_out3(pcie_tx_p[3]), + .tx_p_out4(pcie_tx_p[4]), + .tx_p_out5(pcie_tx_p[5]), + .tx_p_out6(pcie_tx_p[6]), + .tx_p_out7(pcie_tx_p[7]), + .tx_p_out8(pcie_tx_p[8]), + .tx_p_out9(pcie_tx_p[9]), + .tx_p_out10(pcie_tx_p[10]), + .tx_p_out11(pcie_tx_p[11]), + .tx_p_out12(pcie_tx_p[12]), + .tx_p_out13(pcie_tx_p[13]), + .tx_p_out14(pcie_tx_p[14]), + .tx_p_out15(pcie_tx_p[15]), + .coreclkout_hip(coreclkout_hip), + .refclk0(pcie_refclk_p[0]), + .refclk1(pcie_refclk_p[1]), + .pin_perst_n(pcie_perst_n), + .ninit_done(ninit_done) +); + +// QSFP28 interfaces + +// QSFP-DD A +wire qsfpdda_mac_1_clk_int; +wire qsfpdda_mac_1_rst_int; + +wire [PTP_TS_WIDTH-1:0] qsfpdda_mac_1_ptp_time_int; + +wire [PTP_TS_WIDTH-1:0] qsfpdda_mac_1_tx_ptp_ts_int; +wire [PTP_TAG_WIDTH-1:0] qsfpdda_mac_1_tx_ptp_ts_tag_int; +wire qsfpdda_mac_1_tx_ptp_ts_valid_int; + +wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpdda_mac_1_tx_axis_tdata_int; +wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpdda_mac_1_tx_axis_tkeep_int; +wire qsfpdda_mac_1_tx_axis_tvalid_int; +wire qsfpdda_mac_1_tx_axis_tready_int; +wire qsfpdda_mac_1_tx_axis_tlast_int; +wire [AXIS_ETH_TX_USER_WIDTH-1:0] qsfpdda_mac_1_tx_axis_tuser_int; + +wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpdda_mac_1_rx_axis_tdata_int; +wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpdda_mac_1_rx_axis_tkeep_int; +wire qsfpdda_mac_1_rx_axis_tvalid_int; +wire qsfpdda_mac_1_rx_axis_tlast_int; +wire [AXIS_ETH_RX_USER_WIDTH-1:0] qsfpdda_mac_1_rx_axis_tuser_int; + +wire qsfpdda_mac_1_rx_status_int; + +wire qsfpdda_mac_2_clk_int; +wire qsfpdda_mac_2_rst_int; + +wire [PTP_TS_WIDTH-1:0] qsfpdda_mac_2_ptp_time_int; + +wire [PTP_TS_WIDTH-1:0] qsfpdda_mac_2_tx_ptp_ts_int; +wire [PTP_TAG_WIDTH-1:0] qsfpdda_mac_2_tx_ptp_ts_tag_int; +wire qsfpdda_mac_2_tx_ptp_ts_valid_int; + +wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpdda_mac_2_tx_axis_tdata_int; +wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpdda_mac_2_tx_axis_tkeep_int; +wire qsfpdda_mac_2_tx_axis_tvalid_int; +wire qsfpdda_mac_2_tx_axis_tready_int; +wire qsfpdda_mac_2_tx_axis_tlast_int; +wire [AXIS_ETH_TX_USER_WIDTH-1:0] qsfpdda_mac_2_tx_axis_tuser_int; + +wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpdda_mac_2_rx_axis_tdata_int; +wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpdda_mac_2_rx_axis_tkeep_int; +wire qsfpdda_mac_2_rx_axis_tvalid_int; +wire qsfpdda_mac_2_rx_axis_tlast_int; +wire [AXIS_ETH_RX_USER_WIDTH-1:0] qsfpdda_mac_2_rx_axis_tuser_int; + +wire qsfpdda_mac_2_rx_status_int; + +eth_mac_dual_wrapper #( + .PTP_TS_WIDTH(PTP_TS_WIDTH), + .PTP_TAG_WIDTH(PTP_TAG_WIDTH), + .DATA_WIDTH(AXIS_ETH_DATA_WIDTH), + .KEEP_WIDTH(AXIS_ETH_KEEP_WIDTH), + .TX_USER_WIDTH(AXIS_ETH_TX_USER_WIDTH), + .RX_USER_WIDTH(AXIS_ETH_RX_USER_WIDTH) +) +qsfpdda_mac_inst ( + .ctrl_clk(clk_100mhz), + .ctrl_rst(rst_100mhz), + + .tx_serial_data_p({qsfpdda_tx_p[7], qsfpdda_tx_p[5], qsfpdda_tx_p[6], qsfpdda_tx_p[4], qsfpdda_tx_p[3], qsfpdda_tx_p[1], qsfpdda_tx_p[2], qsfpdda_tx_p[0]}), + // .tx_serial_data_n({qsfpdda_tx_n[7], qsfpdda_tx_n[5], qsfpdda_tx_n[6], qsfpdda_tx_n[4], qsfpdda_tx_n[3], qsfpdda_tx_n[1], qsfpdda_tx_n[2], qsfpdda_tx_n[0]}), + .rx_serial_data_p({qsfpdda_rx_p[7], qsfpdda_rx_p[5], qsfpdda_rx_p[6], qsfpdda_rx_p[4], qsfpdda_rx_p[3], qsfpdda_rx_p[1], qsfpdda_rx_p[2], qsfpdda_rx_p[0]}), + // .rx_serial_data_n({qsfpdda_rx_n[7], qsfpdda_rx_n[5], qsfpdda_rx_n[6], qsfpdda_rx_n[4], qsfpdda_rx_n[3], qsfpdda_rx_n[1], qsfpdda_rx_n[2], qsfpdda_rx_n[0]}), + .ref_clk(qsfpddb_refclk_p), + + .mac_1_clk(qsfpdda_mac_1_clk_int), + .mac_1_rst(qsfpdda_mac_1_rst_int), + + .mac_1_ptp_time(qsfpdda_mac_1_ptp_time_int), + + .mac_1_tx_ptp_ts(qsfpdda_mac_1_tx_ptp_ts_int), + .mac_1_tx_ptp_ts_tag(qsfpdda_mac_1_tx_ptp_ts_tag_int), + .mac_1_tx_ptp_ts_valid(qsfpdda_mac_1_tx_ptp_ts_valid_int), + + .mac_1_tx_axis_tdata(qsfpdda_mac_1_tx_axis_tdata_int), + .mac_1_tx_axis_tkeep(qsfpdda_mac_1_tx_axis_tkeep_int), + .mac_1_tx_axis_tvalid(qsfpdda_mac_1_tx_axis_tvalid_int), + .mac_1_tx_axis_tready(qsfpdda_mac_1_tx_axis_tready_int), + .mac_1_tx_axis_tlast(qsfpdda_mac_1_tx_axis_tlast_int), + .mac_1_tx_axis_tuser(qsfpdda_mac_1_tx_axis_tuser_int), + + .mac_1_rx_axis_tdata(qsfpdda_mac_1_rx_axis_tdata_int), + .mac_1_rx_axis_tkeep(qsfpdda_mac_1_rx_axis_tkeep_int), + .mac_1_rx_axis_tvalid(qsfpdda_mac_1_rx_axis_tvalid_int), + .mac_1_rx_axis_tlast(qsfpdda_mac_1_rx_axis_tlast_int), + .mac_1_rx_axis_tuser(qsfpdda_mac_1_rx_axis_tuser_int), + + .mac_1_rx_status(qsfpdda_mac_1_rx_status_int), + + .mac_2_clk(qsfpdda_mac_2_clk_int), + .mac_2_rst(qsfpdda_mac_2_rst_int), + + .mac_2_ptp_time(qsfpdda_mac_2_ptp_time_int), + + .mac_2_tx_ptp_ts(qsfpdda_mac_2_tx_ptp_ts_int), + .mac_2_tx_ptp_ts_tag(qsfpdda_mac_2_tx_ptp_ts_tag_int), + .mac_2_tx_ptp_ts_valid(qsfpdda_mac_2_tx_ptp_ts_valid_int), + + .mac_2_tx_axis_tdata(qsfpdda_mac_2_tx_axis_tdata_int), + .mac_2_tx_axis_tkeep(qsfpdda_mac_2_tx_axis_tkeep_int), + .mac_2_tx_axis_tvalid(qsfpdda_mac_2_tx_axis_tvalid_int), + .mac_2_tx_axis_tready(qsfpdda_mac_2_tx_axis_tready_int), + .mac_2_tx_axis_tlast(qsfpdda_mac_2_tx_axis_tlast_int), + .mac_2_tx_axis_tuser(qsfpdda_mac_2_tx_axis_tuser_int), + + .mac_2_rx_axis_tdata(qsfpdda_mac_2_rx_axis_tdata_int), + .mac_2_rx_axis_tkeep(qsfpdda_mac_2_rx_axis_tkeep_int), + .mac_2_rx_axis_tvalid(qsfpdda_mac_2_rx_axis_tvalid_int), + .mac_2_rx_axis_tlast(qsfpdda_mac_2_rx_axis_tlast_int), + .mac_2_rx_axis_tuser(qsfpdda_mac_2_rx_axis_tuser_int), + + .mac_2_rx_status(qsfpdda_mac_2_rx_status_int) +); + +// QSFP-DD B +wire qsfpddb_mac_1_clk_int; +wire qsfpddb_mac_1_rst_int; + +wire [PTP_TS_WIDTH-1:0] qsfpddb_mac_1_ptp_time_int; + +wire [PTP_TS_WIDTH-1:0] qsfpddb_mac_1_tx_ptp_ts_int; +wire [PTP_TAG_WIDTH-1:0] qsfpddb_mac_1_tx_ptp_ts_tag_int; +wire qsfpddb_mac_1_tx_ptp_ts_valid_int; + +wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpddb_mac_1_tx_axis_tdata_int; +wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpddb_mac_1_tx_axis_tkeep_int; +wire qsfpddb_mac_1_tx_axis_tvalid_int; +wire qsfpddb_mac_1_tx_axis_tready_int; +wire qsfpddb_mac_1_tx_axis_tlast_int; +wire [AXIS_ETH_TX_USER_WIDTH-1:0] qsfpddb_mac_1_tx_axis_tuser_int; + +wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpddb_mac_1_rx_axis_tdata_int; +wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpddb_mac_1_rx_axis_tkeep_int; +wire qsfpddb_mac_1_rx_axis_tvalid_int; +wire qsfpddb_mac_1_rx_axis_tlast_int; +wire [AXIS_ETH_RX_USER_WIDTH-1:0] qsfpddb_mac_1_rx_axis_tuser_int; + +wire qsfpddb_mac_1_rx_status_int; + +wire qsfpddb_mac_2_clk_int; +wire qsfpddb_mac_2_rst_int; + +wire [PTP_TS_WIDTH-1:0] qsfpddb_mac_2_ptp_time_int; + +wire [PTP_TS_WIDTH-1:0] qsfpddb_mac_2_tx_ptp_ts_int; +wire [PTP_TAG_WIDTH-1:0] qsfpddb_mac_2_tx_ptp_ts_tag_int; +wire qsfpddb_mac_2_tx_ptp_ts_valid_int; + +wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpddb_mac_2_tx_axis_tdata_int; +wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpddb_mac_2_tx_axis_tkeep_int; +wire qsfpddb_mac_2_tx_axis_tvalid_int; +wire qsfpddb_mac_2_tx_axis_tready_int; +wire qsfpddb_mac_2_tx_axis_tlast_int; +wire [AXIS_ETH_TX_USER_WIDTH-1:0] qsfpddb_mac_2_tx_axis_tuser_int; + +wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpddb_mac_2_rx_axis_tdata_int; +wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpddb_mac_2_rx_axis_tkeep_int; +wire qsfpddb_mac_2_rx_axis_tvalid_int; +wire qsfpddb_mac_2_rx_axis_tlast_int; +wire [AXIS_ETH_RX_USER_WIDTH-1:0] qsfpddb_mac_2_rx_axis_tuser_int; + +wire qsfpddb_mac_2_rx_status_int; + +eth_mac_dual_wrapper #( + .PTP_TS_WIDTH(PTP_TS_WIDTH), + .PTP_TAG_WIDTH(PTP_TAG_WIDTH), + .DATA_WIDTH(AXIS_ETH_DATA_WIDTH), + .KEEP_WIDTH(AXIS_ETH_KEEP_WIDTH), + .TX_USER_WIDTH(AXIS_ETH_TX_USER_WIDTH), + .RX_USER_WIDTH(AXIS_ETH_RX_USER_WIDTH) +) +qsfpddb_mac_inst ( + .ctrl_clk(clk_100mhz), + .ctrl_rst(rst_100mhz), + + .tx_serial_data_p({qsfpddb_tx_p[7], qsfpddb_tx_p[5], qsfpddb_tx_p[6], qsfpddb_tx_p[4], qsfpddb_tx_p[3], qsfpddb_tx_p[1], qsfpddb_tx_p[2], qsfpddb_tx_p[0]}), + // .tx_serial_data_n({qsfpddb_tx_n[7], qsfpddb_tx_n[5], qsfpddb_tx_n[6], qsfpddb_tx_n[4], qsfpddb_tx_n[3], qsfpddb_tx_n[1], qsfpddb_tx_n[2], qsfpddb_tx_n[0]}), + .rx_serial_data_p({qsfpddb_rx_p[7], qsfpddb_rx_p[5], qsfpddb_rx_p[6], qsfpddb_rx_p[4], qsfpddb_rx_p[3], qsfpddb_rx_p[1], qsfpddb_rx_p[2], qsfpddb_rx_p[0]}), + // .rx_serial_data_n({qsfpddb_rx_n[7], qsfpddb_rx_n[5], qsfpddb_rx_n[6], qsfpddb_rx_n[4], qsfpddb_rx_n[3], qsfpddb_rx_n[1], qsfpddb_rx_n[2], qsfpddb_rx_n[0]}), + .ref_clk(qsfpddb_refclk_p), + + .mac_1_clk(qsfpddb_mac_1_clk_int), + .mac_1_rst(qsfpddb_mac_1_rst_int), + + .mac_1_ptp_time(qsfpddb_mac_1_ptp_time_int), + + .mac_1_tx_ptp_ts(qsfpddb_mac_1_tx_ptp_ts_int), + .mac_1_tx_ptp_ts_tag(qsfpddb_mac_1_tx_ptp_ts_tag_int), + .mac_1_tx_ptp_ts_valid(qsfpddb_mac_1_tx_ptp_ts_valid_int), + + .mac_1_tx_axis_tdata(qsfpddb_mac_1_tx_axis_tdata_int), + .mac_1_tx_axis_tkeep(qsfpddb_mac_1_tx_axis_tkeep_int), + .mac_1_tx_axis_tvalid(qsfpddb_mac_1_tx_axis_tvalid_int), + .mac_1_tx_axis_tready(qsfpddb_mac_1_tx_axis_tready_int), + .mac_1_tx_axis_tlast(qsfpddb_mac_1_tx_axis_tlast_int), + .mac_1_tx_axis_tuser(qsfpddb_mac_1_tx_axis_tuser_int), + + .mac_1_rx_axis_tdata(qsfpddb_mac_1_rx_axis_tdata_int), + .mac_1_rx_axis_tkeep(qsfpddb_mac_1_rx_axis_tkeep_int), + .mac_1_rx_axis_tvalid(qsfpddb_mac_1_rx_axis_tvalid_int), + .mac_1_rx_axis_tlast(qsfpddb_mac_1_rx_axis_tlast_int), + .mac_1_rx_axis_tuser(qsfpddb_mac_1_rx_axis_tuser_int), + + .mac_1_rx_status(qsfpddb_mac_1_rx_status_int), + + .mac_2_clk(qsfpddb_mac_2_clk_int), + .mac_2_rst(qsfpddb_mac_2_rst_int), + + .mac_2_ptp_time(qsfpddb_mac_2_ptp_time_int), + + .mac_2_tx_ptp_ts(qsfpddb_mac_2_tx_ptp_ts_int), + .mac_2_tx_ptp_ts_tag(qsfpddb_mac_2_tx_ptp_ts_tag_int), + .mac_2_tx_ptp_ts_valid(qsfpddb_mac_2_tx_ptp_ts_valid_int), + + .mac_2_tx_axis_tdata(qsfpddb_mac_2_tx_axis_tdata_int), + .mac_2_tx_axis_tkeep(qsfpddb_mac_2_tx_axis_tkeep_int), + .mac_2_tx_axis_tvalid(qsfpddb_mac_2_tx_axis_tvalid_int), + .mac_2_tx_axis_tready(qsfpddb_mac_2_tx_axis_tready_int), + .mac_2_tx_axis_tlast(qsfpddb_mac_2_tx_axis_tlast_int), + .mac_2_tx_axis_tuser(qsfpddb_mac_2_tx_axis_tuser_int), + + .mac_2_rx_axis_tdata(qsfpddb_mac_2_rx_axis_tdata_int), + .mac_2_rx_axis_tkeep(qsfpddb_mac_2_rx_axis_tkeep_int), + .mac_2_rx_axis_tvalid(qsfpddb_mac_2_rx_axis_tvalid_int), + .mac_2_rx_axis_tlast(qsfpddb_mac_2_rx_axis_tlast_int), + .mac_2_rx_axis_tuser(qsfpddb_mac_2_rx_axis_tuser_int), + + .mac_2_rx_status(qsfpddb_mac_2_rx_status_int) +); + +wire ptp_clk; +wire ptp_rst; +wire ptp_sample_clk; + +assign ptp_sample_clk = clk_100mhz; + +assign ptp_clk = qsfpdda_mac_1_clk_int; +assign ptp_rst = qsfpdda_mac_1_rst_int; + +fpga_core #( + // FW and board IDs + .FPGA_ID(FPGA_ID), + .FW_ID(FW_ID), + .FW_VER(FW_VER), + .BOARD_ID(BOARD_ID), + .BOARD_VER(BOARD_VER), + .BUILD_DATE(BUILD_DATE), + .GIT_HASH(GIT_HASH), + .RELEASE_INFO(RELEASE_INFO), + + // Structural configuration + .IF_COUNT(IF_COUNT), + .PORTS_PER_IF(PORTS_PER_IF), + .SCHED_PER_IF(SCHED_PER_IF), + .PORT_MASK(PORT_MASK), + + // PTP configuration + .PTP_CLK_PERIOD_NS_NUM(PTP_CLK_PERIOD_NS_NUM), + .PTP_CLK_PERIOD_NS_DENOM(PTP_CLK_PERIOD_NS_DENOM), + .PTP_TS_WIDTH(PTP_TS_WIDTH), + .PTP_CLOCK_PIPELINE(PTP_CLOCK_PIPELINE), + .PTP_CLOCK_CDC_PIPELINE(PTP_CLOCK_CDC_PIPELINE), + .PTP_USE_SAMPLE_CLOCK(PTP_USE_SAMPLE_CLOCK), + .PTP_PORT_CDC_PIPELINE(PTP_PORT_CDC_PIPELINE), + .PTP_PEROUT_ENABLE(PTP_PEROUT_ENABLE), + .PTP_PEROUT_COUNT(PTP_PEROUT_COUNT), + + // Queue manager configuration + .EVENT_QUEUE_OP_TABLE_SIZE(EVENT_QUEUE_OP_TABLE_SIZE), + .TX_QUEUE_OP_TABLE_SIZE(TX_QUEUE_OP_TABLE_SIZE), + .RX_QUEUE_OP_TABLE_SIZE(RX_QUEUE_OP_TABLE_SIZE), + .TX_CPL_QUEUE_OP_TABLE_SIZE(TX_CPL_QUEUE_OP_TABLE_SIZE), + .RX_CPL_QUEUE_OP_TABLE_SIZE(RX_CPL_QUEUE_OP_TABLE_SIZE), + .EVENT_QUEUE_INDEX_WIDTH(EVENT_QUEUE_INDEX_WIDTH), + .TX_QUEUE_INDEX_WIDTH(TX_QUEUE_INDEX_WIDTH), + .RX_QUEUE_INDEX_WIDTH(RX_QUEUE_INDEX_WIDTH), + .TX_CPL_QUEUE_INDEX_WIDTH(TX_CPL_QUEUE_INDEX_WIDTH), + .RX_CPL_QUEUE_INDEX_WIDTH(RX_CPL_QUEUE_INDEX_WIDTH), + .EVENT_QUEUE_PIPELINE(EVENT_QUEUE_PIPELINE), + .TX_QUEUE_PIPELINE(TX_QUEUE_PIPELINE), + .RX_QUEUE_PIPELINE(RX_QUEUE_PIPELINE), + .TX_CPL_QUEUE_PIPELINE(TX_CPL_QUEUE_PIPELINE), + .RX_CPL_QUEUE_PIPELINE(RX_CPL_QUEUE_PIPELINE), + + // TX and RX engine configuration + .TX_DESC_TABLE_SIZE(TX_DESC_TABLE_SIZE), + .RX_DESC_TABLE_SIZE(RX_DESC_TABLE_SIZE), + + // Scheduler configuration + .TX_SCHEDULER_OP_TABLE_SIZE(TX_SCHEDULER_OP_TABLE_SIZE), + .TX_SCHEDULER_PIPELINE(TX_SCHEDULER_PIPELINE), + .TDMA_INDEX_WIDTH(TDMA_INDEX_WIDTH), + + // Interface configuration + .PTP_TS_ENABLE(PTP_TS_ENABLE), + .TX_CPL_FIFO_DEPTH(TX_CPL_FIFO_DEPTH), + .TX_TAG_WIDTH(TX_TAG_WIDTH), + .TX_CHECKSUM_ENABLE(TX_CHECKSUM_ENABLE), + .RX_RSS_ENABLE(RX_RSS_ENABLE), + .RX_HASH_ENABLE(RX_HASH_ENABLE), + .RX_CHECKSUM_ENABLE(RX_CHECKSUM_ENABLE), + .TX_FIFO_DEPTH(TX_FIFO_DEPTH), + .RX_FIFO_DEPTH(RX_FIFO_DEPTH), + .MAX_TX_SIZE(MAX_TX_SIZE), + .MAX_RX_SIZE(MAX_RX_SIZE), + .TX_RAM_SIZE(TX_RAM_SIZE), + .RX_RAM_SIZE(RX_RAM_SIZE), + + // Application block configuration + .APP_ID(APP_ID), + .APP_ENABLE(APP_ENABLE), + .APP_CTRL_ENABLE(APP_CTRL_ENABLE), + .APP_DMA_ENABLE(APP_DMA_ENABLE), + .APP_AXIS_DIRECT_ENABLE(APP_AXIS_DIRECT_ENABLE), + .APP_AXIS_SYNC_ENABLE(APP_AXIS_SYNC_ENABLE), + .APP_AXIS_IF_ENABLE(APP_AXIS_IF_ENABLE), + .APP_STAT_ENABLE(APP_STAT_ENABLE), + + // DMA interface configuration + .DMA_IMM_ENABLE(DMA_IMM_ENABLE), + .DMA_IMM_WIDTH(DMA_IMM_WIDTH), + .DMA_LEN_WIDTH(DMA_LEN_WIDTH), + .DMA_TAG_WIDTH(DMA_TAG_WIDTH), + .RAM_ADDR_WIDTH(RAM_ADDR_WIDTH), + .RAM_PIPELINE(RAM_PIPELINE), + + // PCIe interface configuration + .SEG_COUNT(SEG_COUNT), + .SEG_DATA_WIDTH(SEG_DATA_WIDTH), + .SEG_EMPTY_WIDTH(SEG_EMPTY_WIDTH), + .SEG_HDR_WIDTH(SEG_HDR_WIDTH), + .SEG_PRFX_WIDTH(SEG_PRFX_WIDTH), + .TX_SEQ_NUM_WIDTH(TX_SEQ_NUM_WIDTH), + .PF_COUNT(PF_COUNT), + .VF_COUNT(VF_COUNT), + .PCIE_TAG_COUNT(PCIE_TAG_COUNT), + .PCIE_DMA_READ_OP_TABLE_SIZE(PCIE_DMA_READ_OP_TABLE_SIZE), + .PCIE_DMA_READ_TX_LIMIT(PCIE_DMA_READ_TX_LIMIT), + .PCIE_DMA_READ_TX_FC_ENABLE(PCIE_DMA_READ_TX_FC_ENABLE), + .PCIE_DMA_WRITE_OP_TABLE_SIZE(PCIE_DMA_WRITE_OP_TABLE_SIZE), + .PCIE_DMA_WRITE_TX_LIMIT(PCIE_DMA_WRITE_TX_LIMIT), + .PCIE_DMA_WRITE_TX_FC_ENABLE(PCIE_DMA_WRITE_TX_FC_ENABLE), + + // Interrupt configuration + .IRQ_INDEX_WIDTH(IRQ_INDEX_WIDTH), + + // AXI lite interface configuration (control) + .AXIL_CTRL_DATA_WIDTH(AXIL_CTRL_DATA_WIDTH), + .AXIL_CTRL_ADDR_WIDTH(AXIL_CTRL_ADDR_WIDTH), + + // AXI lite interface configuration (application control) + .AXIL_APP_CTRL_DATA_WIDTH(AXIL_APP_CTRL_DATA_WIDTH), + .AXIL_APP_CTRL_ADDR_WIDTH(AXIL_APP_CTRL_ADDR_WIDTH), + + // Ethernet interface configuration + .AXIS_ETH_DATA_WIDTH(AXIS_ETH_DATA_WIDTH), + .AXIS_ETH_KEEP_WIDTH(AXIS_ETH_KEEP_WIDTH), + .AXIS_ETH_SYNC_DATA_WIDTH(AXIS_ETH_SYNC_DATA_WIDTH), + .AXIS_ETH_TX_USER_WIDTH(AXIS_ETH_TX_USER_WIDTH), + .AXIS_ETH_RX_USER_WIDTH(AXIS_ETH_RX_USER_WIDTH), + .AXIS_ETH_TX_PIPELINE(AXIS_ETH_TX_PIPELINE), + .AXIS_ETH_TX_FIFO_PIPELINE(AXIS_ETH_TX_FIFO_PIPELINE), + .AXIS_ETH_TX_TS_PIPELINE(AXIS_ETH_TX_TS_PIPELINE), + .AXIS_ETH_RX_PIPELINE(AXIS_ETH_RX_PIPELINE), + .AXIS_ETH_RX_FIFO_PIPELINE(AXIS_ETH_RX_FIFO_PIPELINE), + + // Statistics counter subsystem + .STAT_ENABLE(STAT_ENABLE), + .STAT_DMA_ENABLE(STAT_DMA_ENABLE), + .STAT_PCIE_ENABLE(STAT_PCIE_ENABLE), + .STAT_INC_WIDTH(STAT_INC_WIDTH), + .STAT_ID_WIDTH(STAT_ID_WIDTH) +) +core_inst ( + /* + * Clock: 250 MHz + * Synchronous reset + */ + .clk_250mhz(pcie_clk), + .rst_250mhz(pcie_rst), + + /* + * PTP clock + */ + .ptp_clk(ptp_clk), + .ptp_rst(ptp_rst), + .ptp_sample_clk(ptp_sample_clk), + + /* + * GPIO + */ + .button(button), + .sw(sw), + .led(led), + .led_bracket(led_bracket), + + /* + * P-Tile interface + */ + .rx_st_data(rx_st_data), + .rx_st_empty(rx_st_empty), + .rx_st_sop(rx_st_sop), + .rx_st_eop(rx_st_eop), + .rx_st_valid(rx_st_valid), + .rx_st_ready(rx_st_ready), + .rx_st_hdr(rx_st_hdr), + .rx_st_tlp_prfx(rx_st_tlp_prfx), + .rx_st_vf_active(rx_st_vf_active), + .rx_st_func_num(rx_st_func_num), + .rx_st_vf_num(rx_st_vf_num), + .rx_st_bar_range(rx_st_bar_range), + .rx_st_tlp_abort(rx_st_tlp_abort), + + .tx_st_data(tx_st_data), + .tx_st_sop(tx_st_sop), + .tx_st_eop(tx_st_eop), + .tx_st_valid(tx_st_valid), + .tx_st_ready(tx_st_ready), + .tx_st_err(tx_st_err), + .tx_st_hdr(tx_st_hdr), + .tx_st_tlp_prfx(tx_st_tlp_prfx), + + .rx_buffer_limit(rx_buffer_limit), + .rx_buffer_limit_tdm_idx(rx_buffer_limit_tdm_idx), + + .tx_cdts_limit(tx_cdts_limit), + .tx_cdts_limit_tdm_idx(tx_cdts_limit_tdm_idx), + + .tl_cfg_ctl(tl_cfg_ctl), + .tl_cfg_add(tl_cfg_add), + .tl_cfg_func(tl_cfg_func), + + /* + * Ethernet: QSFP-DD + */ + .qsfpdda_mac_1_clk(qsfpdda_mac_1_clk_int), + .qsfpdda_mac_1_rst(qsfpdda_mac_1_rst_int), + + .qsfpdda_mac_1_ptp_time(qsfpdda_mac_1_ptp_time_int), + + .qsfpdda_mac_1_tx_ptp_ts(qsfpdda_mac_1_tx_ptp_ts_int), + .qsfpdda_mac_1_tx_ptp_ts_tag(qsfpdda_mac_1_tx_ptp_ts_tag_int), + .qsfpdda_mac_1_tx_ptp_ts_valid(qsfpdda_mac_1_tx_ptp_ts_valid_int), + + .qsfpdda_mac_1_tx_axis_tdata(qsfpdda_mac_1_tx_axis_tdata_int), + .qsfpdda_mac_1_tx_axis_tkeep(qsfpdda_mac_1_tx_axis_tkeep_int), + .qsfpdda_mac_1_tx_axis_tvalid(qsfpdda_mac_1_tx_axis_tvalid_int), + .qsfpdda_mac_1_tx_axis_tready(qsfpdda_mac_1_tx_axis_tready_int), + .qsfpdda_mac_1_tx_axis_tlast(qsfpdda_mac_1_tx_axis_tlast_int), + .qsfpdda_mac_1_tx_axis_tuser(qsfpdda_mac_1_tx_axis_tuser_int), + + .qsfpdda_mac_1_rx_axis_tdata(qsfpdda_mac_1_rx_axis_tdata_int), + .qsfpdda_mac_1_rx_axis_tkeep(qsfpdda_mac_1_rx_axis_tkeep_int), + .qsfpdda_mac_1_rx_axis_tvalid(qsfpdda_mac_1_rx_axis_tvalid_int), + .qsfpdda_mac_1_rx_axis_tlast(qsfpdda_mac_1_rx_axis_tlast_int), + .qsfpdda_mac_1_rx_axis_tuser(qsfpdda_mac_1_rx_axis_tuser_int), + + .qsfpdda_mac_1_rx_status(qsfpdda_mac_1_rx_status_int), + + .qsfpdda_mac_2_clk(qsfpdda_mac_2_clk_int), + .qsfpdda_mac_2_rst(qsfpdda_mac_2_rst_int), + + .qsfpdda_mac_2_ptp_time(qsfpdda_mac_2_ptp_time_int), + + .qsfpdda_mac_2_tx_ptp_ts(qsfpdda_mac_2_tx_ptp_ts_int), + .qsfpdda_mac_2_tx_ptp_ts_tag(qsfpdda_mac_2_tx_ptp_ts_tag_int), + .qsfpdda_mac_2_tx_ptp_ts_valid(qsfpdda_mac_2_tx_ptp_ts_valid_int), + + .qsfpdda_mac_2_tx_axis_tdata(qsfpdda_mac_2_tx_axis_tdata_int), + .qsfpdda_mac_2_tx_axis_tkeep(qsfpdda_mac_2_tx_axis_tkeep_int), + .qsfpdda_mac_2_tx_axis_tvalid(qsfpdda_mac_2_tx_axis_tvalid_int), + .qsfpdda_mac_2_tx_axis_tready(qsfpdda_mac_2_tx_axis_tready_int), + .qsfpdda_mac_2_tx_axis_tlast(qsfpdda_mac_2_tx_axis_tlast_int), + .qsfpdda_mac_2_tx_axis_tuser(qsfpdda_mac_2_tx_axis_tuser_int), + + .qsfpdda_mac_2_rx_axis_tdata(qsfpdda_mac_2_rx_axis_tdata_int), + .qsfpdda_mac_2_rx_axis_tkeep(qsfpdda_mac_2_rx_axis_tkeep_int), + .qsfpdda_mac_2_rx_axis_tvalid(qsfpdda_mac_2_rx_axis_tvalid_int), + .qsfpdda_mac_2_rx_axis_tlast(qsfpdda_mac_2_rx_axis_tlast_int), + .qsfpdda_mac_2_rx_axis_tuser(qsfpdda_mac_2_rx_axis_tuser_int), + + .qsfpdda_mac_2_rx_status(qsfpdda_mac_2_rx_status_int), + + .qsfpdda_initmode(qsfpdda_initmode), + .qsfpdda_interrupt_n(qsfpdda_interrupt_n_int), + .qsfpdda_mod_prs_n(qsfpdda_mod_prs_n_int), + .qsfpdda_mod_sel_n(qsfpdda_mod_sel_n), + .qsfpdda_rst_n(qsfpdda_rst_n), + .qsfpdda_scl_i(qsfpdda_scl_i), + .qsfpdda_scl_o(qsfpdda_scl_o), + .qsfpdda_scl_t(qsfpdda_scl_t), + .qsfpdda_sda_i(qsfpdda_sda_i), + .qsfpdda_sda_o(qsfpdda_sda_o), + .qsfpdda_sda_t(qsfpdda_sda_t), + + .qsfpddb_mac_1_clk(qsfpddb_mac_1_clk_int), + .qsfpddb_mac_1_rst(qsfpddb_mac_1_rst_int), + + .qsfpddb_mac_1_ptp_time(qsfpddb_mac_1_ptp_time_int), + + .qsfpddb_mac_1_tx_ptp_ts(qsfpddb_mac_1_tx_ptp_ts_int), + .qsfpddb_mac_1_tx_ptp_ts_tag(qsfpddb_mac_1_tx_ptp_ts_tag_int), + .qsfpddb_mac_1_tx_ptp_ts_valid(qsfpddb_mac_1_tx_ptp_ts_valid_int), + + .qsfpddb_mac_1_tx_axis_tdata(qsfpddb_mac_1_tx_axis_tdata_int), + .qsfpddb_mac_1_tx_axis_tkeep(qsfpddb_mac_1_tx_axis_tkeep_int), + .qsfpddb_mac_1_tx_axis_tvalid(qsfpddb_mac_1_tx_axis_tvalid_int), + .qsfpddb_mac_1_tx_axis_tready(qsfpddb_mac_1_tx_axis_tready_int), + .qsfpddb_mac_1_tx_axis_tlast(qsfpddb_mac_1_tx_axis_tlast_int), + .qsfpddb_mac_1_tx_axis_tuser(qsfpddb_mac_1_tx_axis_tuser_int), + + .qsfpddb_mac_1_rx_axis_tdata(qsfpddb_mac_1_rx_axis_tdata_int), + .qsfpddb_mac_1_rx_axis_tkeep(qsfpddb_mac_1_rx_axis_tkeep_int), + .qsfpddb_mac_1_rx_axis_tvalid(qsfpddb_mac_1_rx_axis_tvalid_int), + .qsfpddb_mac_1_rx_axis_tlast(qsfpddb_mac_1_rx_axis_tlast_int), + .qsfpddb_mac_1_rx_axis_tuser(qsfpddb_mac_1_rx_axis_tuser_int), + + .qsfpddb_mac_1_rx_status(qsfpddb_mac_1_rx_status_int), + + .qsfpddb_mac_2_clk(qsfpddb_mac_2_clk_int), + .qsfpddb_mac_2_rst(qsfpddb_mac_2_rst_int), + + .qsfpddb_mac_2_ptp_time(qsfpddb_mac_2_ptp_time_int), + + .qsfpddb_mac_2_tx_ptp_ts(qsfpddb_mac_2_tx_ptp_ts_int), + .qsfpddb_mac_2_tx_ptp_ts_tag(qsfpddb_mac_2_tx_ptp_ts_tag_int), + .qsfpddb_mac_2_tx_ptp_ts_valid(qsfpddb_mac_2_tx_ptp_ts_valid_int), + + .qsfpddb_mac_2_tx_axis_tdata(qsfpddb_mac_2_tx_axis_tdata_int), + .qsfpddb_mac_2_tx_axis_tkeep(qsfpddb_mac_2_tx_axis_tkeep_int), + .qsfpddb_mac_2_tx_axis_tvalid(qsfpddb_mac_2_tx_axis_tvalid_int), + .qsfpddb_mac_2_tx_axis_tready(qsfpddb_mac_2_tx_axis_tready_int), + .qsfpddb_mac_2_tx_axis_tlast(qsfpddb_mac_2_tx_axis_tlast_int), + .qsfpddb_mac_2_tx_axis_tuser(qsfpddb_mac_2_tx_axis_tuser_int), + + .qsfpddb_mac_2_rx_axis_tdata(qsfpddb_mac_2_rx_axis_tdata_int), + .qsfpddb_mac_2_rx_axis_tkeep(qsfpddb_mac_2_rx_axis_tkeep_int), + .qsfpddb_mac_2_rx_axis_tvalid(qsfpddb_mac_2_rx_axis_tvalid_int), + .qsfpddb_mac_2_rx_axis_tlast(qsfpddb_mac_2_rx_axis_tlast_int), + .qsfpddb_mac_2_rx_axis_tuser(qsfpddb_mac_2_rx_axis_tuser_int), + + .qsfpddb_mac_2_rx_status(qsfpddb_mac_2_rx_status_int), + + .qsfpddb_initmode(qsfpddb_initmode), + .qsfpddb_interrupt_n(qsfpddb_interrupt_n_int), + .qsfpddb_mod_prs_n(qsfpddb_mod_prs_n_int), + .qsfpddb_mod_sel_n(qsfpddb_mod_sel_n), + .qsfpddb_rst_n(qsfpddb_rst_n), + .qsfpddb_scl_i(qsfpddb_scl_i), + .qsfpddb_scl_o(qsfpddb_scl_o), + .qsfpddb_scl_t(qsfpddb_scl_t), + .qsfpddb_sda_i(qsfpddb_sda_i), + .qsfpddb_sda_o(qsfpddb_sda_o), + .qsfpddb_sda_t(qsfpddb_sda_t) +); + +endmodule + +`resetall diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga_core.v b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga_core.v new file mode 100644 index 000000000..f7d1b6f0b --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/fpga_core.v @@ -0,0 +1,1057 @@ +/* + +Copyright 2022, The Regents of the University of California. +All rights reserved. + +Redistribution and use in source and binary forms, with or without +modification, are permitted provided that the following conditions are met: + + 1. Redistributions of source code must retain the above copyright notice, + this list of conditions and the following disclaimer. + + 2. Redistributions in binary form must reproduce the above copyright notice, + this list of conditions and the following disclaimer in the documentation + and/or other materials provided with the distribution. + +THIS SOFTWARE IS PROVIDED BY THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ''AS +IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE +IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE +DISCLAIMED. IN NO EVENT SHALL THE REGENTS OF THE UNIVERSITY OF CALIFORNIA OR +CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, +EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT +OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS +INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN +CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING +IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY +OF SUCH DAMAGE. + +The views and conclusions contained in the software and documentation are those +of the authors and should not be interpreted as representing official policies, +either expressed or implied, of The Regents of the University of California. + +*/ + +// Language: Verilog 2001 + +`resetall +`timescale 1ns / 1ps +`default_nettype none + +/* + * FPGA core logic + */ +module fpga_core # +( + // FW and board IDs + parameter FPGA_ID = 32'hC34120DD, + parameter FW_ID = 32'h00000000, + parameter FW_VER = 32'h00_00_01_00, + parameter BOARD_ID = 32'h1172_B00A, + parameter BOARD_VER = 32'h01_00_00_00, + parameter BUILD_DATE = 32'd1563227611, + parameter GIT_HASH = 32'hdce357bf, + parameter RELEASE_INFO = 32'h00000000, + + // Structural configuration + parameter IF_COUNT = 2, + parameter PORTS_PER_IF = 1, + parameter SCHED_PER_IF = PORTS_PER_IF, + parameter PORT_MASK = 0, + + // PTP configuration + parameter PTP_CLK_PERIOD_NS_NUM = 2048, + parameter PTP_CLK_PERIOD_NS_DENOM = 825, + parameter PTP_TS_WIDTH = 96, + parameter PTP_CLOCK_PIPELINE = 0, + parameter PTP_CLOCK_CDC_PIPELINE = 0, + parameter PTP_USE_SAMPLE_CLOCK = 1, + parameter PTP_PORT_CDC_PIPELINE = 0, + parameter PTP_PEROUT_ENABLE = 1, + parameter PTP_PEROUT_COUNT = 1, + + // Queue manager configuration + parameter EVENT_QUEUE_OP_TABLE_SIZE = 32, + parameter TX_QUEUE_OP_TABLE_SIZE = 32, + parameter RX_QUEUE_OP_TABLE_SIZE = 32, + parameter TX_CPL_QUEUE_OP_TABLE_SIZE = TX_QUEUE_OP_TABLE_SIZE, + parameter RX_CPL_QUEUE_OP_TABLE_SIZE = RX_QUEUE_OP_TABLE_SIZE, + parameter EVENT_QUEUE_INDEX_WIDTH = 5, + parameter TX_QUEUE_INDEX_WIDTH = 13, + parameter RX_QUEUE_INDEX_WIDTH = 8, + parameter TX_CPL_QUEUE_INDEX_WIDTH = TX_QUEUE_INDEX_WIDTH, + parameter RX_CPL_QUEUE_INDEX_WIDTH = RX_QUEUE_INDEX_WIDTH, + parameter EVENT_QUEUE_PIPELINE = 3, + parameter TX_QUEUE_PIPELINE = 3+(TX_QUEUE_INDEX_WIDTH > 12 ? TX_QUEUE_INDEX_WIDTH-12 : 0), + parameter RX_QUEUE_PIPELINE = 3+(RX_QUEUE_INDEX_WIDTH > 12 ? RX_QUEUE_INDEX_WIDTH-12 : 0), + parameter TX_CPL_QUEUE_PIPELINE = TX_QUEUE_PIPELINE, + parameter RX_CPL_QUEUE_PIPELINE = RX_QUEUE_PIPELINE, + + // TX and RX engine configuration + parameter TX_DESC_TABLE_SIZE = 32, + parameter RX_DESC_TABLE_SIZE = 32, + + // Scheduler configuration + parameter TX_SCHEDULER_OP_TABLE_SIZE = TX_DESC_TABLE_SIZE, + parameter TX_SCHEDULER_PIPELINE = TX_QUEUE_PIPELINE, + parameter TDMA_INDEX_WIDTH = 6, + + // Interface configuration + parameter PTP_TS_ENABLE = 1, + parameter TX_CPL_FIFO_DEPTH = 32, + parameter TX_TAG_WIDTH = 8, + parameter TX_CHECKSUM_ENABLE = 1, + parameter RX_RSS_ENABLE = 1, + parameter RX_HASH_ENABLE = 1, + parameter RX_CHECKSUM_ENABLE = 1, + parameter ENABLE_PADDING = 1, + parameter ENABLE_DIC = 1, + parameter MIN_FRAME_LENGTH = 64, + parameter TX_FIFO_DEPTH = 32768, + parameter RX_FIFO_DEPTH = 131072, + parameter MAX_TX_SIZE = 9214, + parameter MAX_RX_SIZE = 9214, + parameter TX_RAM_SIZE = 131072, + parameter RX_RAM_SIZE = 131072, + + // Application block configuration + parameter APP_ID = 32'h00000000, + parameter APP_ENABLE = 0, + parameter APP_CTRL_ENABLE = 1, + parameter APP_DMA_ENABLE = 1, + parameter APP_AXIS_DIRECT_ENABLE = 1, + parameter APP_AXIS_SYNC_ENABLE = 1, + parameter APP_AXIS_IF_ENABLE = 1, + parameter APP_STAT_ENABLE = 1, + + // DMA interface configuration + parameter DMA_IMM_ENABLE = 0, + parameter DMA_IMM_WIDTH = 32, + parameter DMA_LEN_WIDTH = 16, + parameter DMA_TAG_WIDTH = 16, + parameter RAM_ADDR_WIDTH = $clog2(TX_RAM_SIZE > RX_RAM_SIZE ? TX_RAM_SIZE : RX_RAM_SIZE), + parameter RAM_PIPELINE = 2, + + // PCIe interface configuration + parameter SEG_COUNT = 2, + parameter SEG_DATA_WIDTH = 256, + parameter SEG_EMPTY_WIDTH = $clog2(SEG_DATA_WIDTH/32), + parameter SEG_HDR_WIDTH = 128, + parameter SEG_PRFX_WIDTH = 32, + parameter TX_SEQ_NUM_WIDTH = 6, + parameter PF_COUNT = 1, + parameter VF_COUNT = 0, + parameter PCIE_TAG_COUNT = 256, + parameter PCIE_DMA_READ_OP_TABLE_SIZE = PCIE_TAG_COUNT, + parameter PCIE_DMA_READ_TX_LIMIT = 2**TX_SEQ_NUM_WIDTH, + parameter PCIE_DMA_READ_TX_FC_ENABLE = 1, + parameter PCIE_DMA_WRITE_OP_TABLE_SIZE = 2**TX_SEQ_NUM_WIDTH, + parameter PCIE_DMA_WRITE_TX_LIMIT = 2**TX_SEQ_NUM_WIDTH, + parameter PCIE_DMA_WRITE_TX_FC_ENABLE = 1, + + // Interrupt configuration + parameter IRQ_INDEX_WIDTH = EVENT_QUEUE_INDEX_WIDTH, + + // AXI lite interface configuration (control) + parameter AXIL_CTRL_DATA_WIDTH = 32, + parameter AXIL_CTRL_ADDR_WIDTH = 24, + + // AXI lite interface configuration (application control) + parameter AXIL_APP_CTRL_DATA_WIDTH = AXIL_CTRL_DATA_WIDTH, + parameter AXIL_APP_CTRL_ADDR_WIDTH = 24, + + // Ethernet interface configuration + parameter AXIS_ETH_DATA_WIDTH = 512, + parameter AXIS_ETH_KEEP_WIDTH = AXIS_ETH_DATA_WIDTH/8, + parameter AXIS_ETH_SYNC_DATA_WIDTH = AXIS_ETH_DATA_WIDTH, + parameter AXIS_ETH_TX_USER_WIDTH = TX_TAG_WIDTH + 1, + parameter AXIS_ETH_RX_USER_WIDTH = (PTP_TS_ENABLE ? PTP_TS_WIDTH : 0) + 1, + parameter AXIS_ETH_TX_PIPELINE = 0, + parameter AXIS_ETH_TX_FIFO_PIPELINE = 2, + parameter AXIS_ETH_TX_TS_PIPELINE = 0, + parameter AXIS_ETH_RX_PIPELINE = 0, + parameter AXIS_ETH_RX_FIFO_PIPELINE = 2, + + // Statistics counter subsystem + parameter STAT_ENABLE = 1, + parameter STAT_DMA_ENABLE = 1, + parameter STAT_PCIE_ENABLE = 1, + parameter STAT_INC_WIDTH = 24, + parameter STAT_ID_WIDTH = 12 +) +( + /* + * Clock: 250 MHz + * Synchronous reset + */ + input wire clk_250mhz, + input wire rst_250mhz, + + /* + * PTP clock + */ + input wire ptp_clk, + input wire ptp_rst, + input wire ptp_sample_clk, + + /* + * GPIO + */ + input wire [1:0] button, + input wire [1:0] sw, + output wire [3:0] led, + output wire [3:0] led_bracket, + + /* + * P-Tile interface + */ + input wire [SEG_COUNT*SEG_DATA_WIDTH-1:0] rx_st_data, + input wire [SEG_COUNT*SEG_EMPTY_WIDTH-1:0] rx_st_empty, + input wire [SEG_COUNT-1:0] rx_st_sop, + input wire [SEG_COUNT-1:0] rx_st_eop, + input wire [SEG_COUNT-1:0] rx_st_valid, + output wire rx_st_ready, + input wire [SEG_COUNT*SEG_HDR_WIDTH-1:0] rx_st_hdr, + input wire [SEG_COUNT*SEG_PRFX_WIDTH-1:0] rx_st_tlp_prfx, + input wire [SEG_COUNT-1:0] rx_st_vf_active, + input wire [SEG_COUNT*3-1:0] rx_st_func_num, + input wire [SEG_COUNT*11-1:0] rx_st_vf_num, + input wire [SEG_COUNT*3-1:0] rx_st_bar_range, + input wire [SEG_COUNT-1:0] rx_st_tlp_abort, + + output wire [SEG_COUNT*SEG_DATA_WIDTH-1:0] tx_st_data, + output wire [SEG_COUNT-1:0] tx_st_sop, + output wire [SEG_COUNT-1:0] tx_st_eop, + output wire [SEG_COUNT-1:0] tx_st_valid, + input wire tx_st_ready, + output wire [SEG_COUNT-1:0] tx_st_err, + output wire [SEG_COUNT*SEG_HDR_WIDTH-1:0] tx_st_hdr, + output wire [SEG_COUNT*SEG_PRFX_WIDTH-1:0] tx_st_tlp_prfx, + + output wire [11:0] rx_buffer_limit, + output wire [1:0] rx_buffer_limit_tdm_idx, + + input wire [15:0] tx_cdts_limit, + input wire [2:0] tx_cdts_limit_tdm_idx, + + input wire [15:0] tl_cfg_ctl, + input wire [4:0] tl_cfg_add, + input wire [2:0] tl_cfg_func, + + /* + * Ethernet: QSFP-DD + */ + input wire qsfpdda_mac_1_clk, + input wire qsfpdda_mac_1_rst, + + output wire [PTP_TS_WIDTH-1:0] qsfpdda_mac_1_ptp_time, + + input wire [PTP_TS_WIDTH-1:0] qsfpdda_mac_1_tx_ptp_ts, + input wire [TX_TAG_WIDTH-1:0] qsfpdda_mac_1_tx_ptp_ts_tag, + input wire qsfpdda_mac_1_tx_ptp_ts_valid, + + output wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpdda_mac_1_tx_axis_tdata, + output wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpdda_mac_1_tx_axis_tkeep, + output wire qsfpdda_mac_1_tx_axis_tvalid, + input wire qsfpdda_mac_1_tx_axis_tready, + output wire qsfpdda_mac_1_tx_axis_tlast, + output wire [AXIS_ETH_TX_USER_WIDTH-1:0] qsfpdda_mac_1_tx_axis_tuser, + + input wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpdda_mac_1_rx_axis_tdata, + input wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpdda_mac_1_rx_axis_tkeep, + input wire qsfpdda_mac_1_rx_axis_tvalid, + input wire qsfpdda_mac_1_rx_axis_tlast, + input wire [AXIS_ETH_RX_USER_WIDTH-1:0] qsfpdda_mac_1_rx_axis_tuser, + + input wire qsfpdda_mac_1_rx_status, + + input wire qsfpdda_mac_2_clk, + input wire qsfpdda_mac_2_rst, + + output wire [PTP_TS_WIDTH-1:0] qsfpdda_mac_2_ptp_time, + + input wire [PTP_TS_WIDTH-1:0] qsfpdda_mac_2_tx_ptp_ts, + input wire [TX_TAG_WIDTH-1:0] qsfpdda_mac_2_tx_ptp_ts_tag, + input wire qsfpdda_mac_2_tx_ptp_ts_valid, + + output wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpdda_mac_2_tx_axis_tdata, + output wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpdda_mac_2_tx_axis_tkeep, + output wire qsfpdda_mac_2_tx_axis_tvalid, + input wire qsfpdda_mac_2_tx_axis_tready, + output wire qsfpdda_mac_2_tx_axis_tlast, + output wire [AXIS_ETH_TX_USER_WIDTH-1:0] qsfpdda_mac_2_tx_axis_tuser, + + input wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpdda_mac_2_rx_axis_tdata, + input wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpdda_mac_2_rx_axis_tkeep, + input wire qsfpdda_mac_2_rx_axis_tvalid, + input wire qsfpdda_mac_2_rx_axis_tlast, + input wire [AXIS_ETH_RX_USER_WIDTH-1:0] qsfpdda_mac_2_rx_axis_tuser, + + input wire qsfpdda_mac_2_rx_status, + + output wire qsfpdda_initmode, + input wire qsfpdda_interrupt_n, + input wire qsfpdda_mod_prs_n, + output wire qsfpdda_mod_sel_n, + output wire qsfpdda_rst_n, + input wire qsfpdda_scl_i, + output wire qsfpdda_scl_o, + output wire qsfpdda_scl_t, + input wire qsfpdda_sda_i, + output wire qsfpdda_sda_o, + output wire qsfpdda_sda_t, + + input wire qsfpddb_mac_1_clk, + input wire qsfpddb_mac_1_rst, + + output wire [PTP_TS_WIDTH-1:0] qsfpddb_mac_1_ptp_time, + + input wire [PTP_TS_WIDTH-1:0] qsfpddb_mac_1_tx_ptp_ts, + input wire [TX_TAG_WIDTH-1:0] qsfpddb_mac_1_tx_ptp_ts_tag, + input wire qsfpddb_mac_1_tx_ptp_ts_valid, + + output wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpddb_mac_1_tx_axis_tdata, + output wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpddb_mac_1_tx_axis_tkeep, + output wire qsfpddb_mac_1_tx_axis_tvalid, + input wire qsfpddb_mac_1_tx_axis_tready, + output wire qsfpddb_mac_1_tx_axis_tlast, + output wire [AXIS_ETH_TX_USER_WIDTH-1:0] qsfpddb_mac_1_tx_axis_tuser, + + input wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpddb_mac_1_rx_axis_tdata, + input wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpddb_mac_1_rx_axis_tkeep, + input wire qsfpddb_mac_1_rx_axis_tvalid, + input wire qsfpddb_mac_1_rx_axis_tlast, + input wire [AXIS_ETH_RX_USER_WIDTH-1:0] qsfpddb_mac_1_rx_axis_tuser, + + input wire qsfpddb_mac_1_rx_status, + + input wire qsfpddb_mac_2_clk, + input wire qsfpddb_mac_2_rst, + + output wire [PTP_TS_WIDTH-1:0] qsfpddb_mac_2_ptp_time, + + input wire [PTP_TS_WIDTH-1:0] qsfpddb_mac_2_tx_ptp_ts, + input wire [TX_TAG_WIDTH-1:0] qsfpddb_mac_2_tx_ptp_ts_tag, + input wire qsfpddb_mac_2_tx_ptp_ts_valid, + + output wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpddb_mac_2_tx_axis_tdata, + output wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpddb_mac_2_tx_axis_tkeep, + output wire qsfpddb_mac_2_tx_axis_tvalid, + input wire qsfpddb_mac_2_tx_axis_tready, + output wire qsfpddb_mac_2_tx_axis_tlast, + output wire [AXIS_ETH_TX_USER_WIDTH-1:0] qsfpddb_mac_2_tx_axis_tuser, + + input wire [AXIS_ETH_DATA_WIDTH-1:0] qsfpddb_mac_2_rx_axis_tdata, + input wire [AXIS_ETH_KEEP_WIDTH-1:0] qsfpddb_mac_2_rx_axis_tkeep, + input wire qsfpddb_mac_2_rx_axis_tvalid, + input wire qsfpddb_mac_2_rx_axis_tlast, + input wire [AXIS_ETH_RX_USER_WIDTH-1:0] qsfpddb_mac_2_rx_axis_tuser, + + input wire qsfpddb_mac_2_rx_status, + + output wire qsfpddb_initmode, + input wire qsfpddb_interrupt_n, + input wire qsfpddb_mod_prs_n, + output wire qsfpddb_mod_sel_n, + output wire qsfpddb_rst_n, + input wire qsfpddb_scl_i, + output wire qsfpddb_scl_o, + output wire qsfpddb_scl_t, + input wire qsfpddb_sda_i, + output wire qsfpddb_sda_o, + output wire qsfpddb_sda_t +); + +parameter PORT_COUNT = IF_COUNT*PORTS_PER_IF; + +parameter F_COUNT = PF_COUNT+VF_COUNT; + +parameter AXIL_CTRL_STRB_WIDTH = (AXIL_CTRL_DATA_WIDTH/8); +parameter AXIL_IF_CTRL_ADDR_WIDTH = AXIL_CTRL_ADDR_WIDTH-$clog2(IF_COUNT); +parameter AXIL_CSR_ADDR_WIDTH = AXIL_IF_CTRL_ADDR_WIDTH-5-$clog2((PORTS_PER_IF+3)/8); + +localparam RB_BASE_ADDR = 16'h1000; +localparam RBB = RB_BASE_ADDR & {AXIL_CTRL_ADDR_WIDTH{1'b1}}; + +initial begin + if (PORT_COUNT > 4) begin + $error("Error: Max port count exceeded (instance %m)"); + $finish; + end +end + +// AXI lite connections +wire [AXIL_CSR_ADDR_WIDTH-1:0] axil_csr_awaddr; +wire [2:0] axil_csr_awprot; +wire axil_csr_awvalid; +wire axil_csr_awready; +wire [AXIL_CTRL_DATA_WIDTH-1:0] axil_csr_wdata; +wire [AXIL_CTRL_STRB_WIDTH-1:0] axil_csr_wstrb; +wire axil_csr_wvalid; +wire axil_csr_wready; +wire [1:0] axil_csr_bresp; +wire axil_csr_bvalid; +wire axil_csr_bready; +wire [AXIL_CSR_ADDR_WIDTH-1:0] axil_csr_araddr; +wire [2:0] axil_csr_arprot; +wire axil_csr_arvalid; +wire axil_csr_arready; +wire [AXIL_CTRL_DATA_WIDTH-1:0] axil_csr_rdata; +wire [1:0] axil_csr_rresp; +wire axil_csr_rvalid; +wire axil_csr_rready; + +// PTP +wire [PTP_TS_WIDTH-1:0] ptp_ts_96; +wire ptp_ts_step; +wire ptp_pps; +wire ptp_pps_str; +wire [PTP_TS_WIDTH-1:0] ptp_sync_ts_96; +wire ptp_sync_ts_step; +wire ptp_sync_pps; + +wire [PTP_PEROUT_COUNT-1:0] ptp_perout_locked; +wire [PTP_PEROUT_COUNT-1:0] ptp_perout_error; +wire [PTP_PEROUT_COUNT-1:0] ptp_perout_pulse; + +// control registers +wire [AXIL_CSR_ADDR_WIDTH-1:0] ctrl_reg_wr_addr; +wire [AXIL_CTRL_DATA_WIDTH-1:0] ctrl_reg_wr_data; +wire [AXIL_CTRL_STRB_WIDTH-1:0] ctrl_reg_wr_strb; +wire ctrl_reg_wr_en; +wire ctrl_reg_wr_wait; +wire ctrl_reg_wr_ack; +wire [AXIL_CSR_ADDR_WIDTH-1:0] ctrl_reg_rd_addr; +wire ctrl_reg_rd_en; +wire [AXIL_CTRL_DATA_WIDTH-1:0] ctrl_reg_rd_data; +wire ctrl_reg_rd_wait; +wire ctrl_reg_rd_ack; + +reg ctrl_reg_wr_ack_reg = 1'b0; +reg [AXIL_CTRL_DATA_WIDTH-1:0] ctrl_reg_rd_data_reg = {AXIL_CTRL_DATA_WIDTH{1'b0}}; +reg ctrl_reg_rd_ack_reg = 1'b0; + +reg qsfpdda_rst_reg = 1'b0; +reg qsfpdda_initmode_reg = 1'b0; +reg qsfpdda_scl_o_reg = 1'b1; +reg qsfpdda_sda_o_reg = 1'b1; + +reg qsfpddb_rst_reg = 1'b0; +reg qsfpddb_initmode_reg = 1'b0; +reg qsfpddb_scl_o_reg = 1'b1; +reg qsfpddb_sda_o_reg = 1'b1; + +// reg fpga_boot_reg = 1'b0; + +// reg qspi_clk_reg = 1'b0; +// reg qspi_cs_reg = 1'b1; +// reg [3:0] qspi_dq_o_reg = 4'd0; +// reg [3:0] qspi_dq_oe_reg = 4'd0; + +assign ctrl_reg_wr_wait = 1'b0; +assign ctrl_reg_wr_ack = ctrl_reg_wr_ack_reg; +assign ctrl_reg_rd_data = ctrl_reg_rd_data_reg; +assign ctrl_reg_rd_wait = 1'b0; +assign ctrl_reg_rd_ack = ctrl_reg_rd_ack_reg; + +assign qsfpdda_initmode = qsfpdda_initmode_reg; +assign qsfpdda_mod_sel_n = 1'b0; +assign qsfpdda_rst_n = !qsfpdda_rst_reg; +assign qsfpdda_scl_o = qsfpdda_scl_o_reg; +assign qsfpdda_scl_t = qsfpdda_scl_o_reg; +assign qsfpdda_sda_o = qsfpdda_sda_o_reg; +assign qsfpdda_sda_t = qsfpdda_sda_o_reg; + +assign qsfpddb_initmode = qsfpddb_initmode_reg; +assign qsfpddb_mod_sel_n = 1'b0; +assign qsfpddb_rst_n = !qsfpddb_rst_reg; +assign qsfpddb_scl_o = qsfpddb_scl_o_reg; +assign qsfpddb_scl_t = qsfpddb_scl_o_reg; +assign qsfpddb_sda_o = qsfpddb_sda_o_reg; +assign qsfpddb_sda_t = qsfpddb_sda_o_reg; + +// assign fpga_boot = fpga_boot_reg; + +// assign qspi_clk = qspi_clk_reg; +// assign qspi_cs = qspi_cs_reg; +// assign qspi_dq_o = qspi_dq_o_reg; +// assign qspi_dq_oe = qspi_dq_oe_reg; + +always @(posedge clk_250mhz) begin + ctrl_reg_wr_ack_reg <= 1'b0; + ctrl_reg_rd_data_reg <= {AXIL_CTRL_DATA_WIDTH{1'b0}}; + ctrl_reg_rd_ack_reg <= 1'b0; + + if (ctrl_reg_wr_en && !ctrl_reg_wr_ack_reg) begin + // write operation + ctrl_reg_wr_ack_reg <= 1'b0; + case ({ctrl_reg_wr_addr >> 2, 2'b00}) + // I2C 0 + RBB+8'h0C: begin + // I2C ctrl: control + if (ctrl_reg_wr_strb[0]) begin + qsfpdda_scl_o_reg <= ctrl_reg_wr_data[1]; + end + if (ctrl_reg_wr_strb[1]) begin + qsfpdda_sda_o_reg <= ctrl_reg_wr_data[9]; + end + end + // I2C 1 + RBB+8'h1C: begin + // I2C ctrl: control + if (ctrl_reg_wr_strb[0]) begin + qsfpddb_scl_o_reg <= ctrl_reg_wr_data[1]; + end + if (ctrl_reg_wr_strb[1]) begin + qsfpddb_sda_o_reg <= ctrl_reg_wr_data[9]; + end + end + // XCVR GPIO + RBB+8'h2C: begin + // XCVR GPIO: control 0123 + if (ctrl_reg_wr_strb[0]) begin + qsfpdda_initmode_reg <= ctrl_reg_wr_data[5]; + end + if (ctrl_reg_wr_strb[1]) begin + qsfpddb_initmode_reg <= ctrl_reg_wr_data[13]; + end + end + default: ctrl_reg_wr_ack_reg <= 1'b0; + endcase + end + + if (ctrl_reg_rd_en && !ctrl_reg_rd_ack_reg) begin + // read operation + ctrl_reg_rd_ack_reg <= 1'b1; + case ({ctrl_reg_rd_addr >> 2, 2'b00}) + // I2C 0 + RBB+8'h00: ctrl_reg_rd_data_reg <= 32'h0000C110; // I2C ctrl: Type + RBB+8'h04: ctrl_reg_rd_data_reg <= 32'h00000100; // I2C ctrl: Version + RBB+8'h08: ctrl_reg_rd_data_reg <= RB_BASE_ADDR+8'h10; // I2C ctrl: Next header + RBB+8'h0C: begin + // I2C ctrl: control + ctrl_reg_rd_data_reg[0] <= qsfpdda_scl_i; + ctrl_reg_rd_data_reg[1] <= qsfpdda_scl_o_reg; + ctrl_reg_rd_data_reg[8] <= qsfpdda_sda_i; + ctrl_reg_rd_data_reg[9] <= qsfpdda_sda_o_reg; + end + // I2C 1 + RBB+8'h10: ctrl_reg_rd_data_reg <= 32'h0000C110; // I2C ctrl: Type + RBB+8'h14: ctrl_reg_rd_data_reg <= 32'h00000100; // I2C ctrl: Version + RBB+8'h18: ctrl_reg_rd_data_reg <= RB_BASE_ADDR+8'h20; // I2C ctrl: Next header + RBB+8'h1C: begin + // I2C ctrl: control + ctrl_reg_rd_data_reg[0] <= qsfpddb_scl_i; + ctrl_reg_rd_data_reg[1] <= qsfpddb_scl_o_reg; + ctrl_reg_rd_data_reg[8] <= qsfpddb_sda_i; + ctrl_reg_rd_data_reg[9] <= qsfpddb_sda_o_reg; + end + // XCVR GPIO + RBB+8'h20: ctrl_reg_rd_data_reg <= 32'h0000C101; // XCVR GPIO: Type + RBB+8'h24: ctrl_reg_rd_data_reg <= 32'h00000100; // XCVR GPIO: Version + RBB+8'h28: ctrl_reg_rd_data_reg <= 0; // XCVR GPIO: Next header + RBB+8'h2C: begin + // XCVR GPIO: control 0123 + ctrl_reg_rd_data_reg[0] <= !qsfpdda_mod_prs_n; + ctrl_reg_rd_data_reg[1] <= !qsfpdda_interrupt_n; + ctrl_reg_rd_data_reg[4] <= qsfpdda_rst_reg; + ctrl_reg_rd_data_reg[5] <= qsfpdda_initmode_reg; + ctrl_reg_rd_data_reg[8] <= !qsfpddb_mod_prs_n; + ctrl_reg_rd_data_reg[9] <= !qsfpddb_interrupt_n; + ctrl_reg_rd_data_reg[12] <= qsfpddb_rst_reg; + ctrl_reg_rd_data_reg[13] <= qsfpddb_initmode_reg; + end + default: ctrl_reg_rd_ack_reg <= 1'b0; + endcase + end + + if (rst_250mhz) begin + ctrl_reg_wr_ack_reg <= 1'b0; + ctrl_reg_rd_ack_reg <= 1'b0; + + qsfpdda_rst_reg <= 1'b0; + qsfpdda_initmode_reg <= 1'b0; + qsfpdda_scl_o_reg <= 1'b1; + qsfpdda_sda_o_reg <= 1'b1; + + qsfpddb_rst_reg <= 1'b0; + qsfpddb_initmode_reg <= 1'b0; + qsfpddb_scl_o_reg <= 1'b1; + qsfpddb_sda_o_reg <= 1'b1; + + // qspi_clk_reg <= 1'b0; + // qspi_cs_reg <= 1'b1; + // qspi_dq_o_reg <= 4'd0; + // qspi_dq_oe_reg <= 4'd0; + end +end + +assign led[0] = !qsfpdda_mac_1_rx_status; +assign led[1] = !qsfpddb_mac_1_rx_status; +assign led[2] = 1'b1; +assign led[3] = !ptp_pps_str; + +assign led_bracket[0] = !qsfpdda_mac_1_rx_status; +assign led_bracket[1] = !qsfpddb_mac_1_rx_status; +assign led_bracket[2] = 1'b1; +assign led_bracket[3] = !ptp_pps_str; + +wire [PORT_COUNT-1:0] eth_tx_clk; +wire [PORT_COUNT-1:0] eth_tx_rst; + +wire [PORT_COUNT-1:0] eth_tx_ptp_clk; +wire [PORT_COUNT-1:0] eth_tx_ptp_rst; +wire [PORT_COUNT*PTP_TS_WIDTH-1:0] eth_tx_ptp_ts_96; +wire [PORT_COUNT-1:0] eth_tx_ptp_ts_step; + +wire [PORT_COUNT*AXIS_ETH_DATA_WIDTH-1:0] axis_eth_tx_tdata; +wire [PORT_COUNT*AXIS_ETH_KEEP_WIDTH-1:0] axis_eth_tx_tkeep; +wire [PORT_COUNT-1:0] axis_eth_tx_tvalid; +wire [PORT_COUNT-1:0] axis_eth_tx_tready; +wire [PORT_COUNT-1:0] axis_eth_tx_tlast; +wire [PORT_COUNT*AXIS_ETH_TX_USER_WIDTH-1:0] axis_eth_tx_tuser; + +wire [PORT_COUNT*PTP_TS_WIDTH-1:0] axis_eth_tx_ptp_ts; +wire [PORT_COUNT*TX_TAG_WIDTH-1:0] axis_eth_tx_ptp_ts_tag; +wire [PORT_COUNT-1:0] axis_eth_tx_ptp_ts_valid; +wire [PORT_COUNT-1:0] axis_eth_tx_ptp_ts_ready; + +wire [PORT_COUNT-1:0] eth_tx_status; + +wire [PORT_COUNT-1:0] eth_rx_clk; +wire [PORT_COUNT-1:0] eth_rx_rst; + +wire [PORT_COUNT-1:0] eth_rx_ptp_clk; +wire [PORT_COUNT-1:0] eth_rx_ptp_rst; +wire [PORT_COUNT*PTP_TS_WIDTH-1:0] eth_rx_ptp_ts_96; +wire [PORT_COUNT-1:0] eth_rx_ptp_ts_step; + +wire [PORT_COUNT*AXIS_ETH_DATA_WIDTH-1:0] axis_eth_rx_tdata; +wire [PORT_COUNT*AXIS_ETH_KEEP_WIDTH-1:0] axis_eth_rx_tkeep; +wire [PORT_COUNT-1:0] axis_eth_rx_tvalid; +wire [PORT_COUNT-1:0] axis_eth_rx_tready; +wire [PORT_COUNT-1:0] axis_eth_rx_tlast; +wire [PORT_COUNT*AXIS_ETH_RX_USER_WIDTH-1:0] axis_eth_rx_tuser; + +wire [PORT_COUNT-1:0] eth_rx_status; + +mqnic_port_map_mac_axis #( + .MAC_COUNT(4), + .PORT_MASK(PORT_MASK), + .PORT_GROUP_SIZE(2), + + .IF_COUNT(IF_COUNT), + .PORTS_PER_IF(PORTS_PER_IF), + + .PORT_COUNT(PORT_COUNT), + + .PTP_TS_WIDTH(PTP_TS_WIDTH), + .PTP_TAG_WIDTH(TX_TAG_WIDTH), + .AXIS_DATA_WIDTH(AXIS_ETH_DATA_WIDTH), + .AXIS_KEEP_WIDTH(AXIS_ETH_KEEP_WIDTH), + .AXIS_TX_USER_WIDTH(AXIS_ETH_TX_USER_WIDTH), + .AXIS_RX_USER_WIDTH(AXIS_ETH_RX_USER_WIDTH) +) +mqnic_port_map_mac_axis_inst ( + // towards MAC + .mac_tx_clk({qsfpddb_mac_2_clk, qsfpddb_mac_1_clk, qsfpdda_mac_2_clk, qsfpdda_mac_1_clk}), + .mac_tx_rst({qsfpddb_mac_2_rst, qsfpddb_mac_1_rst, qsfpdda_mac_2_rst, qsfpdda_mac_1_rst}), + + .mac_tx_ptp_clk({qsfpddb_mac_2_clk, qsfpddb_mac_1_clk, qsfpdda_mac_2_clk, qsfpdda_mac_1_clk}), + .mac_tx_ptp_rst({qsfpddb_mac_2_rst, qsfpddb_mac_1_rst, qsfpdda_mac_2_rst, qsfpdda_mac_1_rst}), + .mac_tx_ptp_ts_96({qsfpddb_mac_2_ptp_time, qsfpddb_mac_1_ptp_time, qsfpdda_mac_2_ptp_time, qsfpdda_mac_1_ptp_time}), + .mac_tx_ptp_ts_step(), + + .m_axis_mac_tx_tdata({qsfpddb_mac_2_tx_axis_tdata, qsfpddb_mac_1_tx_axis_tdata, qsfpdda_mac_2_tx_axis_tdata, qsfpdda_mac_1_tx_axis_tdata}), + .m_axis_mac_tx_tkeep({qsfpddb_mac_2_tx_axis_tkeep, qsfpddb_mac_1_tx_axis_tkeep, qsfpdda_mac_2_tx_axis_tkeep, qsfpdda_mac_1_tx_axis_tkeep}), + .m_axis_mac_tx_tvalid({qsfpddb_mac_2_tx_axis_tvalid, qsfpddb_mac_1_tx_axis_tvalid, qsfpdda_mac_2_tx_axis_tvalid, qsfpdda_mac_1_tx_axis_tvalid}), + .m_axis_mac_tx_tready({qsfpddb_mac_2_tx_axis_tready, qsfpddb_mac_1_tx_axis_tready, qsfpdda_mac_2_tx_axis_tready, qsfpdda_mac_1_tx_axis_tready}), + .m_axis_mac_tx_tlast({qsfpddb_mac_2_tx_axis_tlast, qsfpddb_mac_1_tx_axis_tlast, qsfpdda_mac_2_tx_axis_tlast, qsfpdda_mac_1_tx_axis_tlast}), + .m_axis_mac_tx_tuser({qsfpddb_mac_2_tx_axis_tuser, qsfpddb_mac_1_tx_axis_tuser, qsfpdda_mac_2_tx_axis_tuser, qsfpdda_mac_1_tx_axis_tuser}), + + .s_axis_mac_tx_ptp_ts({qsfpddb_mac_2_tx_ptp_ts, qsfpddb_mac_1_tx_ptp_ts, qsfpdda_mac_2_tx_ptp_ts, qsfpdda_mac_1_tx_ptp_ts}), + .s_axis_mac_tx_ptp_ts_tag({qsfpddb_mac_2_tx_ptp_ts_tag, qsfpddb_mac_1_tx_ptp_ts_tag, qsfpdda_mac_2_tx_ptp_ts_tag, qsfpdda_mac_1_tx_ptp_ts_tag}), + .s_axis_mac_tx_ptp_ts_valid({qsfpddb_mac_2_tx_ptp_ts_valid, qsfpddb_mac_1_tx_ptp_ts_valid, qsfpdda_mac_2_tx_ptp_ts_valid, qsfpdda_mac_1_tx_ptp_ts_valid}), + .s_axis_mac_tx_ptp_ts_ready(), + + .mac_tx_status(4'hf), + + .mac_rx_clk({qsfpddb_mac_2_clk, qsfpddb_mac_1_clk, qsfpdda_mac_2_clk, qsfpdda_mac_1_clk}), + .mac_rx_rst({qsfpddb_mac_2_rst, qsfpddb_mac_1_rst, qsfpdda_mac_2_rst, qsfpdda_mac_1_rst}), + + .mac_rx_ptp_clk({qsfpddb_mac_2_clk, qsfpddb_mac_1_clk, qsfpdda_mac_2_clk, qsfpdda_mac_1_clk}), + .mac_rx_ptp_rst({qsfpddb_mac_2_rst, qsfpddb_mac_1_rst, qsfpdda_mac_2_rst, qsfpdda_mac_1_rst}), + .mac_rx_ptp_ts_96(), + .mac_rx_ptp_ts_step(), + + .s_axis_mac_rx_tdata({qsfpddb_mac_2_rx_axis_tdata, qsfpddb_mac_1_rx_axis_tdata, qsfpdda_mac_2_rx_axis_tdata, qsfpdda_mac_1_rx_axis_tdata}), + .s_axis_mac_rx_tkeep({qsfpddb_mac_2_rx_axis_tkeep, qsfpddb_mac_1_rx_axis_tkeep, qsfpdda_mac_2_rx_axis_tkeep, qsfpdda_mac_1_rx_axis_tkeep}), + .s_axis_mac_rx_tvalid({qsfpddb_mac_2_rx_axis_tvalid, qsfpddb_mac_1_rx_axis_tvalid, qsfpdda_mac_2_rx_axis_tvalid, qsfpdda_mac_1_rx_axis_tvalid}), + .s_axis_mac_rx_tready(), + .s_axis_mac_rx_tlast({qsfpddb_mac_2_rx_axis_tlast, qsfpddb_mac_1_rx_axis_tlast, qsfpdda_mac_2_rx_axis_tlast, qsfpdda_mac_1_rx_axis_tlast}), + .s_axis_mac_rx_tuser({qsfpddb_mac_2_rx_axis_tuser, qsfpddb_mac_1_rx_axis_tuser, qsfpdda_mac_2_rx_axis_tuser, qsfpdda_mac_1_rx_axis_tuser}), + + .mac_rx_status({qsfpddb_mac_2_rx_status, qsfpddb_mac_1_rx_status, qsfpdda_mac_2_rx_status, qsfpdda_mac_1_rx_status}), + + // towards datapath + .tx_clk(eth_tx_clk), + .tx_rst(eth_tx_rst), + + .tx_ptp_clk(eth_tx_ptp_clk), + .tx_ptp_rst(eth_tx_ptp_rst), + .tx_ptp_ts_96(eth_tx_ptp_ts_96), + .tx_ptp_ts_step(eth_tx_ptp_ts_step), + + .s_axis_tx_tdata(axis_eth_tx_tdata), + .s_axis_tx_tkeep(axis_eth_tx_tkeep), + .s_axis_tx_tvalid(axis_eth_tx_tvalid), + .s_axis_tx_tready(axis_eth_tx_tready), + .s_axis_tx_tlast(axis_eth_tx_tlast), + .s_axis_tx_tuser(axis_eth_tx_tuser), + + .m_axis_tx_ptp_ts(axis_eth_tx_ptp_ts), + .m_axis_tx_ptp_ts_tag(axis_eth_tx_ptp_ts_tag), + .m_axis_tx_ptp_ts_valid(axis_eth_tx_ptp_ts_valid), + .m_axis_tx_ptp_ts_ready(axis_eth_tx_ptp_ts_ready), + + .tx_status(eth_tx_status), + + .rx_clk(eth_rx_clk), + .rx_rst(eth_rx_rst), + + .rx_ptp_clk(eth_rx_ptp_clk), + .rx_ptp_rst(eth_rx_ptp_rst), + .rx_ptp_ts_96(eth_rx_ptp_ts_96), + .rx_ptp_ts_step(eth_rx_ptp_ts_step), + + .m_axis_rx_tdata(axis_eth_rx_tdata), + .m_axis_rx_tkeep(axis_eth_rx_tkeep), + .m_axis_rx_tvalid(axis_eth_rx_tvalid), + .m_axis_rx_tready(axis_eth_rx_tready), + .m_axis_rx_tlast(axis_eth_rx_tlast), + .m_axis_rx_tuser(axis_eth_rx_tuser), + + .rx_status(eth_rx_status) +); + +mqnic_core_pcie_ptile #( + // FW and board IDs + .FPGA_ID(FPGA_ID), + .FW_ID(FW_ID), + .FW_VER(FW_VER), + .BOARD_ID(BOARD_ID), + .BOARD_VER(BOARD_VER), + .BUILD_DATE(BUILD_DATE), + .GIT_HASH(GIT_HASH), + .RELEASE_INFO(RELEASE_INFO), + + // Structural configuration + .IF_COUNT(IF_COUNT), + .PORTS_PER_IF(PORTS_PER_IF), + .SCHED_PER_IF(SCHED_PER_IF), + + .PORT_COUNT(PORT_COUNT), + + // PTP configuration + .PTP_CLK_PERIOD_NS_NUM(PTP_CLK_PERIOD_NS_NUM), + .PTP_CLK_PERIOD_NS_DENOM(PTP_CLK_PERIOD_NS_DENOM), + .PTP_TS_WIDTH(PTP_TS_WIDTH), + .PTP_CLOCK_PIPELINE(PTP_CLOCK_PIPELINE), + .PTP_CLOCK_CDC_PIPELINE(PTP_CLOCK_CDC_PIPELINE), + .PTP_USE_SAMPLE_CLOCK(PTP_USE_SAMPLE_CLOCK), + .PTP_SEPARATE_TX_CLOCK(0), + .PTP_SEPARATE_RX_CLOCK(0), + .PTP_PORT_CDC_PIPELINE(PTP_PORT_CDC_PIPELINE), + .PTP_PEROUT_ENABLE(PTP_PEROUT_ENABLE), + .PTP_PEROUT_COUNT(PTP_PEROUT_COUNT), + + // Queue manager configuration + .EVENT_QUEUE_OP_TABLE_SIZE(EVENT_QUEUE_OP_TABLE_SIZE), + .TX_QUEUE_OP_TABLE_SIZE(TX_QUEUE_OP_TABLE_SIZE), + .RX_QUEUE_OP_TABLE_SIZE(RX_QUEUE_OP_TABLE_SIZE), + .TX_CPL_QUEUE_OP_TABLE_SIZE(TX_CPL_QUEUE_OP_TABLE_SIZE), + .RX_CPL_QUEUE_OP_TABLE_SIZE(RX_CPL_QUEUE_OP_TABLE_SIZE), + .EVENT_QUEUE_INDEX_WIDTH(EVENT_QUEUE_INDEX_WIDTH), + .TX_QUEUE_INDEX_WIDTH(TX_QUEUE_INDEX_WIDTH), + .RX_QUEUE_INDEX_WIDTH(RX_QUEUE_INDEX_WIDTH), + .TX_CPL_QUEUE_INDEX_WIDTH(TX_CPL_QUEUE_INDEX_WIDTH), + .RX_CPL_QUEUE_INDEX_WIDTH(RX_CPL_QUEUE_INDEX_WIDTH), + .EVENT_QUEUE_PIPELINE(EVENT_QUEUE_PIPELINE), + .TX_QUEUE_PIPELINE(TX_QUEUE_PIPELINE), + .RX_QUEUE_PIPELINE(RX_QUEUE_PIPELINE), + .TX_CPL_QUEUE_PIPELINE(TX_CPL_QUEUE_PIPELINE), + .RX_CPL_QUEUE_PIPELINE(RX_CPL_QUEUE_PIPELINE), + + // TX and RX engine configuration + .TX_DESC_TABLE_SIZE(TX_DESC_TABLE_SIZE), + .RX_DESC_TABLE_SIZE(RX_DESC_TABLE_SIZE), + + // Scheduler configuration + .TX_SCHEDULER_OP_TABLE_SIZE(TX_SCHEDULER_OP_TABLE_SIZE), + .TX_SCHEDULER_PIPELINE(TX_SCHEDULER_PIPELINE), + .TDMA_INDEX_WIDTH(TDMA_INDEX_WIDTH), + + // Interface configuration + .PTP_TS_ENABLE(PTP_TS_ENABLE), + .TX_CPL_ENABLE(PTP_TS_ENABLE), + .TX_CPL_FIFO_DEPTH(TX_CPL_FIFO_DEPTH), + .TX_TAG_WIDTH(TX_TAG_WIDTH), + .TX_CHECKSUM_ENABLE(TX_CHECKSUM_ENABLE), + .RX_RSS_ENABLE(RX_RSS_ENABLE), + .RX_HASH_ENABLE(RX_HASH_ENABLE), + .RX_CHECKSUM_ENABLE(RX_CHECKSUM_ENABLE), + .TX_FIFO_DEPTH(TX_FIFO_DEPTH), + .RX_FIFO_DEPTH(RX_FIFO_DEPTH), + .MAX_TX_SIZE(MAX_TX_SIZE), + .MAX_RX_SIZE(MAX_RX_SIZE), + .TX_RAM_SIZE(TX_RAM_SIZE), + .RX_RAM_SIZE(RX_RAM_SIZE), + + // Application block configuration + .APP_ID(APP_ID), + .APP_ENABLE(APP_ENABLE), + .APP_CTRL_ENABLE(APP_CTRL_ENABLE), + .APP_DMA_ENABLE(APP_DMA_ENABLE), + .APP_AXIS_DIRECT_ENABLE(APP_AXIS_DIRECT_ENABLE), + .APP_AXIS_SYNC_ENABLE(APP_AXIS_SYNC_ENABLE), + .APP_AXIS_IF_ENABLE(APP_AXIS_IF_ENABLE), + .APP_STAT_ENABLE(APP_STAT_ENABLE), + .APP_GPIO_IN_WIDTH(32), + .APP_GPIO_OUT_WIDTH(32), + + // DMA interface configuration + .DMA_IMM_ENABLE(DMA_IMM_ENABLE), + .DMA_IMM_WIDTH(DMA_IMM_WIDTH), + .DMA_LEN_WIDTH(DMA_LEN_WIDTH), + .DMA_TAG_WIDTH(DMA_TAG_WIDTH), + .RAM_ADDR_WIDTH(RAM_ADDR_WIDTH), + .RAM_PIPELINE(RAM_PIPELINE), + + // PCIe interface configuration + .SEG_COUNT(SEG_COUNT), + .SEG_DATA_WIDTH(SEG_DATA_WIDTH), + .SEG_EMPTY_WIDTH(SEG_EMPTY_WIDTH), + .SEG_HDR_WIDTH(SEG_HDR_WIDTH), + .SEG_PRFX_WIDTH(SEG_PRFX_WIDTH), + .TX_SEQ_NUM_WIDTH(TX_SEQ_NUM_WIDTH), + .PF_COUNT(PF_COUNT), + .VF_COUNT(VF_COUNT), + .F_COUNT(F_COUNT), + .PCIE_TAG_COUNT(PCIE_TAG_COUNT), + .PCIE_DMA_READ_OP_TABLE_SIZE(PCIE_DMA_READ_OP_TABLE_SIZE), + .PCIE_DMA_READ_TX_LIMIT(PCIE_DMA_READ_TX_LIMIT), + .PCIE_DMA_READ_TX_FC_ENABLE(PCIE_DMA_READ_TX_FC_ENABLE), + .PCIE_DMA_WRITE_OP_TABLE_SIZE(PCIE_DMA_WRITE_OP_TABLE_SIZE), + .PCIE_DMA_WRITE_TX_LIMIT(PCIE_DMA_WRITE_TX_LIMIT), + .PCIE_DMA_WRITE_TX_FC_ENABLE(PCIE_DMA_WRITE_TX_FC_ENABLE), + + // Interrupt configuration + .IRQ_INDEX_WIDTH(IRQ_INDEX_WIDTH), + + // AXI lite interface configuration (control) + .AXIL_CTRL_DATA_WIDTH(AXIL_CTRL_DATA_WIDTH), + .AXIL_CTRL_ADDR_WIDTH(AXIL_CTRL_ADDR_WIDTH), + .AXIL_CTRL_STRB_WIDTH(AXIL_CTRL_STRB_WIDTH), + .AXIL_IF_CTRL_ADDR_WIDTH(AXIL_IF_CTRL_ADDR_WIDTH), + .AXIL_CSR_ADDR_WIDTH(AXIL_CSR_ADDR_WIDTH), + .AXIL_CSR_PASSTHROUGH_ENABLE(0), + .RB_NEXT_PTR(RB_BASE_ADDR), + + // AXI lite interface configuration (application control) + .AXIL_APP_CTRL_DATA_WIDTH(AXIL_APP_CTRL_DATA_WIDTH), + .AXIL_APP_CTRL_ADDR_WIDTH(AXIL_APP_CTRL_ADDR_WIDTH), + + // Ethernet interface configuration + .AXIS_ETH_DATA_WIDTH(AXIS_ETH_DATA_WIDTH), + .AXIS_ETH_KEEP_WIDTH(AXIS_ETH_KEEP_WIDTH), + .AXIS_ETH_SYNC_DATA_WIDTH(AXIS_ETH_SYNC_DATA_WIDTH), + .AXIS_ETH_TX_USER_WIDTH(AXIS_ETH_TX_USER_WIDTH), + .AXIS_ETH_RX_USER_WIDTH(AXIS_ETH_RX_USER_WIDTH), + .AXIS_ETH_RX_USE_READY(0), + .AXIS_ETH_TX_PIPELINE(AXIS_ETH_TX_PIPELINE), + .AXIS_ETH_TX_FIFO_PIPELINE(AXIS_ETH_TX_FIFO_PIPELINE), + .AXIS_ETH_TX_TS_PIPELINE(AXIS_ETH_TX_TS_PIPELINE), + .AXIS_ETH_RX_PIPELINE(AXIS_ETH_RX_PIPELINE), + .AXIS_ETH_RX_FIFO_PIPELINE(AXIS_ETH_RX_FIFO_PIPELINE), + + // Statistics counter subsystem + .STAT_ENABLE(STAT_ENABLE), + .STAT_DMA_ENABLE(STAT_DMA_ENABLE), + .STAT_PCIE_ENABLE(STAT_PCIE_ENABLE), + .STAT_INC_WIDTH(STAT_INC_WIDTH), + .STAT_ID_WIDTH(STAT_ID_WIDTH) +) +core_inst ( + .clk(clk_250mhz), + .rst(rst_250mhz), + + /* + * P-Tile RX AVST interface + */ + .rx_st_data(rx_st_data), + .rx_st_empty(rx_st_empty), + .rx_st_sop(rx_st_sop), + .rx_st_eop(rx_st_eop), + .rx_st_valid(rx_st_valid), + .rx_st_ready(rx_st_ready), + .rx_st_hdr(rx_st_hdr), + .rx_st_tlp_prfx(rx_st_tlp_prfx), + .rx_st_vf_active(rx_st_vf_active), + .rx_st_func_num(rx_st_func_num), + .rx_st_vf_num(rx_st_vf_num), + .rx_st_bar_range(rx_st_bar_range), + .rx_st_tlp_abort(rx_st_tlp_abort), + + /* + * P-Tile TX AVST interface + */ + .tx_st_data(tx_st_data), + .tx_st_sop(tx_st_sop), + .tx_st_eop(tx_st_eop), + .tx_st_valid(tx_st_valid), + .tx_st_ready(tx_st_ready), + .tx_st_err(tx_st_err), + .tx_st_hdr(tx_st_hdr), + .tx_st_tlp_prfx(tx_st_tlp_prfx), + + /* + * P-Tile RX flow control + */ + .rx_buffer_limit(rx_buffer_limit), + .rx_buffer_limit_tdm_idx(rx_buffer_limit_tdm_idx), + + /* + * P-Tile TX flow control + */ + .tx_cdts_limit(tx_cdts_limit), + .tx_cdts_limit_tdm_idx(tx_cdts_limit_tdm_idx), + + /* + * P-Tile configuration interface + */ + .tl_cfg_ctl(tl_cfg_ctl), + .tl_cfg_add(tl_cfg_add), + .tl_cfg_func(tl_cfg_func), + + /* + * AXI-Lite master interface (passthrough for NIC control and status) + */ + .m_axil_csr_awaddr(axil_csr_awaddr), + .m_axil_csr_awprot(axil_csr_awprot), + .m_axil_csr_awvalid(axil_csr_awvalid), + .m_axil_csr_awready(axil_csr_awready), + .m_axil_csr_wdata(axil_csr_wdata), + .m_axil_csr_wstrb(axil_csr_wstrb), + .m_axil_csr_wvalid(axil_csr_wvalid), + .m_axil_csr_wready(axil_csr_wready), + .m_axil_csr_bresp(axil_csr_bresp), + .m_axil_csr_bvalid(axil_csr_bvalid), + .m_axil_csr_bready(axil_csr_bready), + .m_axil_csr_araddr(axil_csr_araddr), + .m_axil_csr_arprot(axil_csr_arprot), + .m_axil_csr_arvalid(axil_csr_arvalid), + .m_axil_csr_arready(axil_csr_arready), + .m_axil_csr_rdata(axil_csr_rdata), + .m_axil_csr_rresp(axil_csr_rresp), + .m_axil_csr_rvalid(axil_csr_rvalid), + .m_axil_csr_rready(axil_csr_rready), + + /* + * Control register interface + */ + .ctrl_reg_wr_addr(ctrl_reg_wr_addr), + .ctrl_reg_wr_data(ctrl_reg_wr_data), + .ctrl_reg_wr_strb(ctrl_reg_wr_strb), + .ctrl_reg_wr_en(ctrl_reg_wr_en), + .ctrl_reg_wr_wait(ctrl_reg_wr_wait), + .ctrl_reg_wr_ack(ctrl_reg_wr_ack), + .ctrl_reg_rd_addr(ctrl_reg_rd_addr), + .ctrl_reg_rd_en(ctrl_reg_rd_en), + .ctrl_reg_rd_data(ctrl_reg_rd_data), + .ctrl_reg_rd_wait(ctrl_reg_rd_wait), + .ctrl_reg_rd_ack(ctrl_reg_rd_ack), + + /* + * PTP clock + */ + .ptp_clk(ptp_clk), + .ptp_rst(ptp_rst), + .ptp_sample_clk(ptp_sample_clk), + .ptp_pps(ptp_pps), + .ptp_pps_str(ptp_pps_str), + .ptp_ts_96(ptp_ts_96), + .ptp_ts_step(ptp_ts_step), + .ptp_sync_pps(ptp_sync_pps), + .ptp_sync_ts_96(ptp_sync_ts_96), + .ptp_sync_ts_step(ptp_sync_ts_step), + .ptp_perout_locked(ptp_perout_locked), + .ptp_perout_error(ptp_perout_error), + .ptp_perout_pulse(ptp_perout_pulse), + + /* + * Ethernet + */ + .eth_tx_clk(eth_tx_clk), + .eth_tx_rst(eth_tx_rst), + + .eth_tx_ptp_clk(eth_tx_ptp_clk), + .eth_tx_ptp_rst(eth_tx_ptp_rst), + .eth_tx_ptp_ts_96(eth_tx_ptp_ts_96), + .eth_tx_ptp_ts_step(eth_tx_ptp_ts_step), + + .m_axis_eth_tx_tdata(axis_eth_tx_tdata), + .m_axis_eth_tx_tkeep(axis_eth_tx_tkeep), + .m_axis_eth_tx_tvalid(axis_eth_tx_tvalid), + .m_axis_eth_tx_tready(axis_eth_tx_tready), + .m_axis_eth_tx_tlast(axis_eth_tx_tlast), + .m_axis_eth_tx_tuser(axis_eth_tx_tuser), + + .s_axis_eth_tx_cpl_ts(axis_eth_tx_ptp_ts), + .s_axis_eth_tx_cpl_tag(axis_eth_tx_ptp_ts_tag), + .s_axis_eth_tx_cpl_valid(axis_eth_tx_ptp_ts_valid), + .s_axis_eth_tx_cpl_ready(axis_eth_tx_ptp_ts_ready), + + .eth_tx_status(eth_tx_status), + + .eth_rx_clk(eth_rx_clk), + .eth_rx_rst(eth_rx_rst), + + .eth_rx_ptp_clk(eth_rx_ptp_clk), + .eth_rx_ptp_rst(eth_rx_ptp_rst), + .eth_rx_ptp_ts_96(eth_rx_ptp_ts_96), + .eth_rx_ptp_ts_step(eth_rx_ptp_ts_step), + + .s_axis_eth_rx_tdata(axis_eth_rx_tdata), + .s_axis_eth_rx_tkeep(axis_eth_rx_tkeep), + .s_axis_eth_rx_tvalid(axis_eth_rx_tvalid), + .s_axis_eth_rx_tready(axis_eth_rx_tready), + .s_axis_eth_rx_tlast(axis_eth_rx_tlast), + .s_axis_eth_rx_tuser(axis_eth_rx_tuser), + + .eth_rx_status(eth_rx_status), + + /* + * Statistics input + */ + .s_axis_stat_tdata(0), + .s_axis_stat_tid(0), + .s_axis_stat_tvalid(1'b0), + .s_axis_stat_tready(), + + /* + * GPIO + */ + .app_gpio_in(0), + .app_gpio_out(), + + /* + * JTAG + */ + .app_jtag_tdi(1'b0), + .app_jtag_tdo(), + .app_jtag_tms(1'b0), + .app_jtag_tck(1'b0) +); + +endmodule + +`resetall diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/sync_signal.v b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/sync_signal.v new file mode 100644 index 000000000..74b855fa1 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/sync_signal.v @@ -0,0 +1,62 @@ +/* + +Copyright (c) 2014-2018 Alex Forencich + +Permission is hereby granted, free of charge, to any person obtaining a copy +of this software and associated documentation files (the "Software"), to deal +in the Software without restriction, including without limitation the rights +to use, copy, modify, merge, publish, distribute, sublicense, and/or sell +copies of the Software, and to permit persons to whom the Software is +furnished to do so, subject to the following conditions: + +The above copyright notice and this permission notice shall be included in +all copies or substantial portions of the Software. + +THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR +IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY +FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE +AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER +LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, +OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN +THE SOFTWARE. + +*/ + +// Language: Verilog-2001 + +`resetall +`timescale 1 ns / 1 ps +`default_nettype none + +/* + * Synchronizes an asyncronous signal to a given clock by using a pipeline of + * two registers. + */ +module sync_signal #( + parameter WIDTH=1, // width of the input and output signals + parameter N=2 // depth of synchronizer +)( + input wire clk, + input wire [WIDTH-1:0] in, + output wire [WIDTH-1:0] out +); + +reg [WIDTH-1:0] sync_reg[N-1:0]; + +/* + * The synchronized output is the last register in the pipeline. + */ +assign out = sync_reg[N-1]; + +integer k; + +always @(posedge clk) begin + sync_reg[0] <= in; + for (k = 1; k < N; k = k + 1) begin + sync_reg[k] <= sync_reg[k-1]; + end +end + +endmodule + +`resetall diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/xcvr_ctrl.v b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/xcvr_ctrl.v new file mode 100644 index 000000000..b1e52b02d --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/rtl/xcvr_ctrl.v @@ -0,0 +1,268 @@ +/* + +Copyright (c) 2021 Alex Forencich + +Permission is hereby granted, free of charge, to any person obtaining a copy +of this software and associated documentation files (the "Software"), to deal +in the Software without restriction, including without limitation the rights +to use, copy, modify, merge, publish, distribute, sublicense, and/or sell +copies of the Software, and to permit persons to whom the Software is +furnished to do so, subject to the following conditions: + +The above copyright notice and this permission notice shall be included in +all copies or substantial portions of the Software. + +THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR +IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY +FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE +AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER +LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, +OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN +THE SOFTWARE. + +*/ + +// Language: Verilog 2001 + +`resetall +`timescale 1ns / 1ps +`default_nettype none + +/* + * Transceiver control + */ +module xcvr_ctrl ( + input wire reconfig_clk, + input wire reconfig_rst, + + input wire pll_locked_in, + + output wire [18:0] xcvr_reconfig_address, + output wire xcvr_reconfig_read, + output wire xcvr_reconfig_write, + input wire [7:0] xcvr_reconfig_readdata, + output wire [7:0] xcvr_reconfig_writedata, + input wire xcvr_reconfig_waitrequest +); + +localparam [3:0] + STATE_IDLE = 4'd0, + STATE_LOAD_PMA_1 = 4'd1, + STATE_LOAD_PMA_2 = 4'd2, + STATE_INIT_ADAPT_1 = 4'd3, + STATE_INIT_ADAPT_2 = 4'd4, + STATE_INIT_ADAPT_3 = 4'd5, + STATE_INIT_ADAPT_4 = 4'd6, + STATE_CONT_ADAPT_1 = 4'd7, + STATE_CONT_ADAPT_2 = 4'd8, + STATE_CONT_ADAPT_3 = 4'd9, + STATE_CONT_ADAPT_4 = 4'd10, + STATE_DONE = 4'd11; + +reg [3:0] state_reg = STATE_IDLE, state_next; + +reg [18:0] xcvr_reconfig_address_reg = 19'd0, xcvr_reconfig_address_next; +reg xcvr_reconfig_read_reg = 1'b0, xcvr_reconfig_read_next; +reg xcvr_reconfig_write_reg = 1'b0, xcvr_reconfig_write_next; +reg [7:0] xcvr_reconfig_writedata_reg = 8'd0, xcvr_reconfig_writedata_next; + +reg [7:0] read_data_reg = 8'd0, read_data_next; +reg read_data_valid_reg = 1'b0, read_data_valid_next; + +reg [15:0] delay_count_reg = 0, delay_count_next; + +reg pll_locked_sync_1_reg = 0; +reg pll_locked_sync_2_reg = 0; +reg pll_locked_sync_3_reg = 0; + +assign xcvr_reconfig_address = xcvr_reconfig_address_reg; +assign xcvr_reconfig_read = xcvr_reconfig_read_reg; +assign xcvr_reconfig_write = xcvr_reconfig_write_reg; +assign xcvr_reconfig_writedata = xcvr_reconfig_writedata_reg; + +always @(posedge reconfig_clk) begin + pll_locked_sync_1_reg <= pll_locked_in; + pll_locked_sync_2_reg <= pll_locked_sync_1_reg; + pll_locked_sync_3_reg <= pll_locked_sync_2_reg; +end + +always @* begin + state_next = STATE_IDLE; + + xcvr_reconfig_address_next = xcvr_reconfig_address_reg; + xcvr_reconfig_read_next = 1'b0; + xcvr_reconfig_write_next = 1'b0; + xcvr_reconfig_writedata_next = xcvr_reconfig_writedata_reg; + + read_data_next = read_data_reg; + read_data_valid_next = read_data_valid_reg; + + delay_count_next = delay_count_reg; + + if (xcvr_reconfig_read_reg || xcvr_reconfig_write_reg) begin + // operation in progress + if (xcvr_reconfig_waitrequest) begin + // wait state, hold command + xcvr_reconfig_read_next = xcvr_reconfig_read_reg; + xcvr_reconfig_write_next = xcvr_reconfig_write_reg; + end else begin + // release command + xcvr_reconfig_read_next = 1'b0; + xcvr_reconfig_write_next = 1'b0; + + if (xcvr_reconfig_read_reg) begin + // latch read data + read_data_next = xcvr_reconfig_readdata; + read_data_valid_next = 1'b1; + end + end + state_next = state_reg; + end else if (delay_count_reg != 0) begin + // stall for delay + delay_count_next = delay_count_reg - 1; + state_next = state_reg; + end else begin + read_data_valid_next = 1'b0; + + case (state_reg) + STATE_IDLE: begin + // wait for PLL to lock + if (pll_locked_sync_3_reg) begin + delay_count_next = 16'hffff; + state_next = STATE_LOAD_PMA_1; + end else begin + state_next = STATE_IDLE; + end + end + STATE_LOAD_PMA_1: begin + // load PMA config + xcvr_reconfig_address_next = 19'h40143; + xcvr_reconfig_writedata_next = 8'h80; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_LOAD_PMA_2; + end + STATE_LOAD_PMA_2: begin + // check status + if (read_data_valid_reg && read_data_reg[0]) begin + // start initial adaptation + xcvr_reconfig_address_next = 19'h200; + xcvr_reconfig_writedata_next = 8'hD2; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_INIT_ADAPT_1; + end else begin + // read status + xcvr_reconfig_address_next = 19'h40144; + xcvr_reconfig_read_next = 1'b1; + state_next = STATE_LOAD_PMA_2; + end + end + STATE_INIT_ADAPT_1: begin + // start initial adaptation + xcvr_reconfig_address_next = 19'h201; + xcvr_reconfig_writedata_next = 8'h02; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_INIT_ADAPT_2; + end + STATE_INIT_ADAPT_2: begin + // start initial adaptation + xcvr_reconfig_address_next = 19'h202; + xcvr_reconfig_writedata_next = 8'h01; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_INIT_ADAPT_3; + end + STATE_INIT_ADAPT_3: begin + // start initial adaptation + xcvr_reconfig_address_next = 19'h203; + xcvr_reconfig_writedata_next = 8'h96; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_INIT_ADAPT_4; + end + STATE_INIT_ADAPT_4: begin + // check status + if (read_data_valid_reg && read_data_reg == 8'h80) begin + // start continuous adaptation + xcvr_reconfig_address_next = 19'h200; + xcvr_reconfig_writedata_next = 8'hF6; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_CONT_ADAPT_1; + end else begin + // read status + xcvr_reconfig_address_next = 19'h207; + xcvr_reconfig_read_next = 1'b1; + state_next = STATE_INIT_ADAPT_4; + end + end + STATE_CONT_ADAPT_1: begin + // start continuous adaptation + xcvr_reconfig_address_next = 19'h201; + xcvr_reconfig_writedata_next = 8'h01; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_CONT_ADAPT_2; + end + STATE_CONT_ADAPT_2: begin + // start continuous adaptation + xcvr_reconfig_address_next = 19'h202; + xcvr_reconfig_writedata_next = 8'h03; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_CONT_ADAPT_3; + end + STATE_CONT_ADAPT_3: begin + // start continuous adaptation + xcvr_reconfig_address_next = 19'h203; + xcvr_reconfig_writedata_next = 8'h96; + xcvr_reconfig_write_next = 1'b1; + state_next = STATE_CONT_ADAPT_4; + end + STATE_CONT_ADAPT_4: begin + // check status + if (read_data_valid_reg && read_data_reg == 8'h80) begin + // done + state_next = STATE_DONE; + end else begin + // read status + xcvr_reconfig_address_next = 19'h207; + xcvr_reconfig_read_next = 1'b1; + state_next = STATE_CONT_ADAPT_4; + end + end + STATE_DONE: begin + // done with operation + state_next = STATE_DONE; + end + endcase + end + + if (!pll_locked_sync_3_reg) begin + // go back to idle if PLL is unlocked + state_next = STATE_IDLE; + end +end + +always @(posedge reconfig_clk) begin + state_reg <= state_next; + + xcvr_reconfig_address_reg <= xcvr_reconfig_address_next; + xcvr_reconfig_read_reg <= xcvr_reconfig_read_next; + xcvr_reconfig_write_reg <= xcvr_reconfig_write_next; + xcvr_reconfig_writedata_reg <= xcvr_reconfig_writedata_next; + + read_data_reg <= read_data_next; + read_data_valid_reg <= read_data_valid_next; + + delay_count_reg <= delay_count_next; + + if (reconfig_rst) begin + state_reg <= STATE_IDLE; + + xcvr_reconfig_read_reg <= 1'b0; + xcvr_reconfig_write_reg <= 1'b0; + + read_data_valid_reg <= 1'b0; + + delay_count_reg <= 0; + end +end + +endmodule + +`resetall diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/Makefile b/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/Makefile new file mode 100644 index 000000000..1e4e722b7 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/Makefile @@ -0,0 +1,457 @@ +# Copyright 2020-2022, The Regents of the University of California. +# All rights reserved. +# +# Redistribution and use in source and binary forms, with or without +# modification, are permitted provided that the following conditions are met: +# +# 1. Redistributions of source code must retain the above copyright notice, +# this list of conditions and the following disclaimer. +# +# 2. Redistributions in binary form must reproduce the above copyright notice, +# this list of conditions and the following disclaimer in the documentation +# and/or other materials provided with the distribution. +# +# THIS SOFTWARE IS PROVIDED BY THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ''AS +# IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE +# IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE +# DISCLAIMED. IN NO EVENT SHALL THE REGENTS OF THE UNIVERSITY OF CALIFORNIA OR +# CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, +# EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT +# OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS +# INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN +# CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING +# IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY +# OF SUCH DAMAGE. +# +# The views and conclusions contained in the software and documentation are those +# of the authors and should not be interpreted as representing official policies, +# either expressed or implied, of The Regents of the University of California. + +TOPLEVEL_LANG = verilog + +SIM ?= icarus +WAVES ?= 0 + +COCOTB_HDL_TIMEUNIT = 1ns +COCOTB_HDL_TIMEPRECISION = 1ps + +DUT = fpga_core +TOPLEVEL = $(DUT) +MODULE = test_$(DUT) +VERILOG_SOURCES += ../../rtl/$(DUT).v +VERILOG_SOURCES += ../../rtl/common/mqnic_core_pcie_ptile.v +VERILOG_SOURCES += ../../rtl/common/mqnic_core_pcie.v +VERILOG_SOURCES += ../../rtl/common/mqnic_core.v +VERILOG_SOURCES += ../../rtl/common/mqnic_interface.v +VERILOG_SOURCES += ../../rtl/common/mqnic_interface_tx.v +VERILOG_SOURCES += ../../rtl/common/mqnic_interface_rx.v +VERILOG_SOURCES += ../../rtl/common/mqnic_port.v +VERILOG_SOURCES += ../../rtl/common/mqnic_port_tx.v +VERILOG_SOURCES += ../../rtl/common/mqnic_port_rx.v +VERILOG_SOURCES += ../../rtl/common/mqnic_egress.v +VERILOG_SOURCES += ../../rtl/common/mqnic_ingress.v +VERILOG_SOURCES += ../../rtl/common/mqnic_l2_egress.v +VERILOG_SOURCES += ../../rtl/common/mqnic_l2_ingress.v +VERILOG_SOURCES += ../../rtl/common/mqnic_rx_queue_map.v +VERILOG_SOURCES += ../../rtl/common/mqnic_ptp.v +VERILOG_SOURCES += ../../rtl/common/mqnic_ptp_clock.v +VERILOG_SOURCES += ../../rtl/common/mqnic_ptp_perout.v +VERILOG_SOURCES += ../../rtl/common/mqnic_port_map_mac_axis.v +VERILOG_SOURCES += ../../rtl/common/cpl_write.v +VERILOG_SOURCES += ../../rtl/common/cpl_op_mux.v +VERILOG_SOURCES += ../../rtl/common/desc_fetch.v +VERILOG_SOURCES += ../../rtl/common/desc_op_mux.v +VERILOG_SOURCES += ../../rtl/common/event_mux.v +VERILOG_SOURCES += ../../rtl/common/queue_manager.v +VERILOG_SOURCES += ../../rtl/common/cpl_queue_manager.v +VERILOG_SOURCES += ../../rtl/common/tx_fifo.v +VERILOG_SOURCES += ../../rtl/common/rx_fifo.v +VERILOG_SOURCES += ../../rtl/common/tx_req_mux.v +VERILOG_SOURCES += ../../rtl/common/tx_engine.v +VERILOG_SOURCES += ../../rtl/common/rx_engine.v +VERILOG_SOURCES += ../../rtl/common/tx_checksum.v +VERILOG_SOURCES += ../../rtl/common/rx_hash.v +VERILOG_SOURCES += ../../rtl/common/rx_checksum.v +VERILOG_SOURCES += ../../rtl/common/stats_counter.v +VERILOG_SOURCES += ../../rtl/common/stats_collect.v +VERILOG_SOURCES += ../../rtl/common/stats_pcie_if.v +VERILOG_SOURCES += ../../rtl/common/stats_pcie_tlp.v +VERILOG_SOURCES += ../../rtl/common/stats_dma_if_pcie.v +VERILOG_SOURCES += ../../rtl/common/stats_dma_latency.v +VERILOG_SOURCES += ../../rtl/common/mqnic_tx_scheduler_block_rr.v +VERILOG_SOURCES += ../../rtl/common/tx_scheduler_rr.v +VERILOG_SOURCES += ../../rtl/common/tdma_scheduler.v +VERILOG_SOURCES += ../../rtl/common/tdma_ber.v +VERILOG_SOURCES += ../../rtl/common/tdma_ber_ch.v +VERILOG_SOURCES += ../../lib/eth/rtl/eth_mac_10g.v +VERILOG_SOURCES += ../../lib/eth/rtl/axis_xgmii_rx_64.v +VERILOG_SOURCES += ../../lib/eth/rtl/axis_xgmii_tx_64.v +VERILOG_SOURCES += ../../lib/eth/rtl/lfsr.v +VERILOG_SOURCES += ../../lib/eth/rtl/ptp_clock.v +VERILOG_SOURCES += ../../lib/eth/rtl/ptp_clock_cdc.v +VERILOG_SOURCES += ../../lib/eth/rtl/ptp_perout.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_interconnect.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_crossbar.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_crossbar_addr.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_crossbar_rd.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_crossbar_wr.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_reg_if.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_reg_if_rd.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_reg_if_wr.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_register_rd.v +VERILOG_SOURCES += ../../lib/axi/rtl/axil_register_wr.v +VERILOG_SOURCES += ../../lib/axi/rtl/arbiter.v +VERILOG_SOURCES += ../../lib/axi/rtl/priority_encoder.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_adapter.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_arb_mux.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_async_fifo.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_async_fifo_adapter.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_demux.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_fifo.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_fifo_adapter.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_pipeline_fifo.v +VERILOG_SOURCES += ../../lib/axis/rtl/axis_register.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_axil_master.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_tlp_demux.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_tlp_demux_bar.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_tlp_mux.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_tlp_fifo.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_tlp_fifo_raw.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_tlp_fifo_mux.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_msix.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_if_pcie.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_if_pcie_rd.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_if_pcie_wr.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_if_mux.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_if_mux_rd.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_if_mux_wr.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_if_desc_mux.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_ram_demux_rd.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_ram_demux_wr.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_psdpram.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_client_axis_sink.v +VERILOG_SOURCES += ../../lib/pcie/rtl/dma_client_axis_source.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_ptile_if.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_ptile_if_rx.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_ptile_if_tx.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pcie_ptile_cfg.v +VERILOG_SOURCES += ../../lib/pcie/rtl/pulse_merge.v + +# module parameters + +# Structural configuration +export PARAM_IF_COUNT ?= 2 +export PARAM_PORTS_PER_IF ?= 1 +export PARAM_SCHED_PER_IF ?= $(PARAM_PORTS_PER_IF) +export PARAM_PORT_MASK ?= 0 + +# PTP configuration +export PARAM_PTP_CLK_PERIOD_NS_NUM = 2048 +export PARAM_PTP_CLK_PERIOD_NS_DENOM = 825 +export PARAM_PTP_CLOCK_PIPELINE ?= 0 +export PARAM_PTP_CLOCK_CDC_PIPELINE ?= 0 +export PARAM_PTP_USE_SAMPLE_CLOCK ?= 1 +export PARAM_PTP_PORT_CDC_PIPELINE ?= 0 +export PARAM_PTP_PEROUT_ENABLE ?= 1 +export PARAM_PTP_PEROUT_COUNT ?= 1 + +# Queue manager configuration +export PARAM_EVENT_QUEUE_OP_TABLE_SIZE ?= 32 +export PARAM_TX_QUEUE_OP_TABLE_SIZE ?= 32 +export PARAM_RX_QUEUE_OP_TABLE_SIZE ?= 32 +export PARAM_TX_CPL_QUEUE_OP_TABLE_SIZE ?= $(PARAM_TX_QUEUE_OP_TABLE_SIZE) +export PARAM_RX_CPL_QUEUE_OP_TABLE_SIZE ?= $(PARAM_RX_QUEUE_OP_TABLE_SIZE) +export PARAM_EVENT_QUEUE_INDEX_WIDTH ?= 6 +export PARAM_TX_QUEUE_INDEX_WIDTH ?= 13 +export PARAM_RX_QUEUE_INDEX_WIDTH ?= 8 +export PARAM_TX_CPL_QUEUE_INDEX_WIDTH ?= $(PARAM_TX_QUEUE_INDEX_WIDTH) +export PARAM_RX_CPL_QUEUE_INDEX_WIDTH ?= $(PARAM_RX_QUEUE_INDEX_WIDTH) +export PARAM_EVENT_QUEUE_PIPELINE ?= 3 +export PARAM_TX_QUEUE_PIPELINE ?= $(shell python -c "print(3 + max($(PARAM_TX_QUEUE_INDEX_WIDTH)-12, 0))") +export PARAM_RX_QUEUE_PIPELINE ?= $(shell python -c "print(3 + max($(PARAM_RX_QUEUE_INDEX_WIDTH)-12, 0))") +export PARAM_TX_CPL_QUEUE_PIPELINE ?= $(PARAM_TX_QUEUE_PIPELINE) +export PARAM_RX_CPL_QUEUE_PIPELINE ?= $(PARAM_RX_QUEUE_PIPELINE) + +# TX and RX engine configuration +export PARAM_TX_DESC_TABLE_SIZE ?= 32 +export PARAM_RX_DESC_TABLE_SIZE ?= 32 + +# Scheduler configuration +export PARAM_TX_SCHEDULER_OP_TABLE_SIZE ?= $(PARAM_TX_DESC_TABLE_SIZE) +export PARAM_TX_SCHEDULER_PIPELINE ?= $(PARAM_TX_QUEUE_PIPELINE) +export PARAM_TDMA_INDEX_WIDTH ?= 6 + +# Interface configuration +export PARAM_PTP_TS_ENABLE ?= 1 +export PARAM_TX_CPL_FIFO_DEPTH ?= 32 +export PARAM_TX_CHECKSUM_ENABLE ?= 1 +export PARAM_RX_RSS_ENABLE ?= 1 +export PARAM_RX_HASH_ENABLE ?= 1 +export PARAM_RX_CHECKSUM_ENABLE ?= 1 +export PARAM_TX_FIFO_DEPTH ?= 32768 +export PARAM_RX_FIFO_DEPTH ?= 131072 +export PARAM_MAX_TX_SIZE ?= 9214 +export PARAM_MAX_RX_SIZE ?= 9214 +export PARAM_TX_RAM_SIZE ?= 131072 +export PARAM_RX_RAM_SIZE ?= 131072 + +# Application block configuration +export PARAM_APP_ID ?= $(shell echo $$((0x00000000)) ) +export PARAM_APP_ENABLE ?= 0 +export PARAM_APP_CTRL_ENABLE ?= 1 +export PARAM_APP_DMA_ENABLE ?= 1 +export PARAM_APP_AXIS_DIRECT_ENABLE ?= 1 +export PARAM_APP_AXIS_SYNC_ENABLE ?= 1 +export PARAM_APP_AXIS_IF_ENABLE ?= 1 +export PARAM_APP_STAT_ENABLE ?= 1 + +# DMA interface configuration +export PARAM_DMA_IMM_ENABLE ?= 0 +export PARAM_DMA_IMM_WIDTH ?= 32 +export PARAM_DMA_LEN_WIDTH ?= 16 +export PARAM_DMA_TAG_WIDTH ?= 16 +export PARAM_RAM_ADDR_WIDTH ?= $(shell python -c "print((max($(PARAM_TX_RAM_SIZE), $(PARAM_RX_RAM_SIZE))-1).bit_length())") +export PARAM_RAM_PIPELINE ?= 2 + +# PCIe interface configuration +export PARAM_SEG_COUNT ?= 2 +export PARAM_SEG_DATA_WIDTH ?= 256 +export PARAM_SEG_EMPTY_WIDTH ?= $(shell python -c "print((($(PARAM_SEG_DATA_WIDTH)//32)-1).bit_length())" ) +export PARAM_TX_SEQ_NUM_WIDTH ?= 6 +export PARAM_PF_COUNT ?= 1 +export PARAM_VF_COUNT ?= 0 +export PARAM_PCIE_TAG_COUNT ?= 256 +export PARAM_PCIE_DMA_READ_OP_TABLE_SIZE ?= $(PARAM_PCIE_TAG_COUNT) +export PARAM_PCIE_DMA_READ_TX_LIMIT ?= 16 +export PARAM_PCIE_DMA_READ_TX_FC_ENABLE ?= 1 +export PARAM_PCIE_DMA_WRITE_OP_TABLE_SIZE ?= 16 +export PARAM_PCIE_DMA_WRITE_TX_LIMIT ?= 3 +export PARAM_PCIE_DMA_WRITE_TX_FC_ENABLE ?= 1 + +# Interrupt configuration +export PARAM_IRQ_INDEX_WIDTH ?= $(PARAM_EVENT_QUEUE_INDEX_WIDTH) + +# AXI lite interface configuration (control) +export PARAM_AXIL_CTRL_DATA_WIDTH ?= 32 +export PARAM_AXIL_CTRL_ADDR_WIDTH ?= 24 + +# AXI lite interface configuration (application control) +export PARAM_AXIL_APP_CTRL_DATA_WIDTH ?= $(PARAM_AXIL_CTRL_DATA_WIDTH) +export PARAM_AXIL_APP_CTRL_ADDR_WIDTH ?= 24 + +# Ethernet interface configuration +export PARAM_AXIS_ETH_TX_PIPELINE ?= 0 +export PARAM_AXIS_ETH_TX_FIFO_PIPELINE ?= 2 +export PARAM_AXIS_ETH_TX_TS_PIPELINE ?= 0 +export PARAM_AXIS_ETH_RX_PIPELINE ?= 0 +export PARAM_AXIS_ETH_RX_FIFO_PIPELINE ?= 2 + +# Statistics counter subsystem +export PARAM_STAT_ENABLE ?= 1 +export PARAM_STAT_DMA_ENABLE ?= 1 +export PARAM_STAT_PCIE_ENABLE ?= 1 +export PARAM_STAT_INC_WIDTH ?= 24 +export PARAM_STAT_ID_WIDTH ?= 12 + +ifeq ($(SIM), icarus) + PLUSARGS += -fst + + COMPILE_ARGS += -P $(TOPLEVEL).IF_COUNT=$(PARAM_IF_COUNT) + COMPILE_ARGS += -P $(TOPLEVEL).PORTS_PER_IF=$(PARAM_PORTS_PER_IF) + COMPILE_ARGS += -P $(TOPLEVEL).SCHED_PER_IF=$(PARAM_SCHED_PER_IF) + COMPILE_ARGS += -P $(TOPLEVEL).PORT_MASK=$(PARAM_PORT_MASK) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_CLK_PERIOD_NS_NUM=$(PARAM_PTP_CLK_PERIOD_NS_NUM) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_CLK_PERIOD_NS_DENOM=$(PARAM_PTP_CLK_PERIOD_NS_DENOM) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_CLOCK_PIPELINE=$(PARAM_PTP_CLOCK_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_CLOCK_CDC_PIPELINE=$(PARAM_PTP_CLOCK_CDC_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_USE_SAMPLE_CLOCK=$(PARAM_PTP_USE_SAMPLE_CLOCK) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_PORT_CDC_PIPELINE=$(PARAM_PTP_PORT_CDC_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_PEROUT_ENABLE=$(PARAM_PTP_PEROUT_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_PEROUT_COUNT=$(PARAM_PTP_PEROUT_COUNT) + COMPILE_ARGS += -P $(TOPLEVEL).EVENT_QUEUE_OP_TABLE_SIZE=$(PARAM_EVENT_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_QUEUE_OP_TABLE_SIZE=$(PARAM_TX_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_QUEUE_OP_TABLE_SIZE=$(PARAM_RX_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_CPL_QUEUE_OP_TABLE_SIZE=$(PARAM_TX_CPL_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_CPL_QUEUE_OP_TABLE_SIZE=$(PARAM_RX_CPL_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).EVENT_QUEUE_INDEX_WIDTH=$(PARAM_EVENT_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).TX_QUEUE_INDEX_WIDTH=$(PARAM_TX_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).RX_QUEUE_INDEX_WIDTH=$(PARAM_RX_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).TX_CPL_QUEUE_INDEX_WIDTH=$(PARAM_TX_CPL_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).RX_CPL_QUEUE_INDEX_WIDTH=$(PARAM_RX_CPL_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).EVENT_QUEUE_PIPELINE=$(PARAM_EVENT_QUEUE_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_QUEUE_PIPELINE=$(PARAM_TX_QUEUE_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_QUEUE_PIPELINE=$(PARAM_RX_QUEUE_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_CPL_QUEUE_PIPELINE=$(PARAM_TX_CPL_QUEUE_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_CPL_QUEUE_PIPELINE=$(PARAM_RX_CPL_QUEUE_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_DESC_TABLE_SIZE=$(PARAM_TX_DESC_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_DESC_TABLE_SIZE=$(PARAM_RX_DESC_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_SCHEDULER_OP_TABLE_SIZE=$(PARAM_TX_SCHEDULER_OP_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_SCHEDULER_PIPELINE=$(PARAM_TX_SCHEDULER_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).TDMA_INDEX_WIDTH=$(PARAM_TDMA_INDEX_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).PTP_TS_ENABLE=$(PARAM_PTP_TS_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_CPL_FIFO_DEPTH=$(PARAM_TX_CPL_FIFO_DEPTH) + COMPILE_ARGS += -P $(TOPLEVEL).TX_CHECKSUM_ENABLE=$(PARAM_TX_CHECKSUM_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_RSS_ENABLE=$(PARAM_RX_RSS_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_HASH_ENABLE=$(PARAM_RX_HASH_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_CHECKSUM_ENABLE=$(PARAM_RX_CHECKSUM_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_FIFO_DEPTH=$(PARAM_TX_FIFO_DEPTH) + COMPILE_ARGS += -P $(TOPLEVEL).RX_FIFO_DEPTH=$(PARAM_RX_FIFO_DEPTH) + COMPILE_ARGS += -P $(TOPLEVEL).MAX_TX_SIZE=$(PARAM_MAX_TX_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).MAX_RX_SIZE=$(PARAM_MAX_RX_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).TX_RAM_SIZE=$(PARAM_TX_RAM_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).RX_RAM_SIZE=$(PARAM_RX_RAM_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).APP_ID=$(PARAM_APP_ID) + COMPILE_ARGS += -P $(TOPLEVEL).APP_ENABLE=$(PARAM_APP_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).APP_CTRL_ENABLE=$(PARAM_APP_CTRL_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).APP_DMA_ENABLE=$(PARAM_APP_DMA_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).APP_AXIS_DIRECT_ENABLE=$(PARAM_APP_AXIS_DIRECT_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).APP_AXIS_SYNC_ENABLE=$(PARAM_APP_AXIS_SYNC_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).APP_AXIS_IF_ENABLE=$(PARAM_APP_AXIS_IF_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).APP_STAT_ENABLE=$(PARAM_APP_STAT_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).DMA_IMM_ENABLE=$(PARAM_DMA_IMM_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).DMA_IMM_WIDTH=$(PARAM_DMA_IMM_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).DMA_LEN_WIDTH=$(PARAM_DMA_LEN_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).DMA_TAG_WIDTH=$(PARAM_DMA_TAG_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).RAM_ADDR_WIDTH=$(PARAM_RAM_ADDR_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).RAM_PIPELINE=$(PARAM_RAM_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).SEG_COUNT=$(PARAM_SEG_COUNT) + COMPILE_ARGS += -P $(TOPLEVEL).SEG_DATA_WIDTH=$(PARAM_SEG_DATA_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).SEG_EMPTY_WIDTH=$(PARAM_SEG_EMPTY_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).TX_SEQ_NUM_WIDTH=$(PARAM_TX_SEQ_NUM_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).PF_COUNT=$(PARAM_PF_COUNT) + COMPILE_ARGS += -P $(TOPLEVEL).VF_COUNT=$(PARAM_VF_COUNT) + COMPILE_ARGS += -P $(TOPLEVEL).PCIE_TAG_COUNT=$(PARAM_PCIE_TAG_COUNT) + COMPILE_ARGS += -P $(TOPLEVEL).PCIE_DMA_READ_OP_TABLE_SIZE=$(PARAM_PCIE_DMA_READ_OP_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).PCIE_DMA_READ_TX_LIMIT=$(PARAM_PCIE_DMA_READ_TX_LIMIT) + COMPILE_ARGS += -P $(TOPLEVEL).PCIE_DMA_READ_TX_FC_ENABLE=$(PARAM_PCIE_DMA_READ_TX_FC_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).PCIE_DMA_WRITE_OP_TABLE_SIZE=$(PARAM_PCIE_DMA_WRITE_OP_TABLE_SIZE) + COMPILE_ARGS += -P $(TOPLEVEL).PCIE_DMA_WRITE_TX_LIMIT=$(PARAM_PCIE_DMA_WRITE_TX_LIMIT) + COMPILE_ARGS += -P $(TOPLEVEL).PCIE_DMA_WRITE_TX_FC_ENABLE=$(PARAM_PCIE_DMA_WRITE_TX_FC_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).IRQ_INDEX_WIDTH=$(PARAM_IRQ_INDEX_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).AXIL_CTRL_DATA_WIDTH=$(PARAM_AXIL_CTRL_DATA_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).AXIL_CTRL_ADDR_WIDTH=$(PARAM_AXIL_CTRL_ADDR_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).AXIL_APP_CTRL_DATA_WIDTH=$(PARAM_AXIL_APP_CTRL_DATA_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).AXIL_APP_CTRL_ADDR_WIDTH=$(PARAM_AXIL_APP_CTRL_ADDR_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).AXIS_ETH_TX_PIPELINE=$(PARAM_AXIS_ETH_TX_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).AXIS_ETH_TX_FIFO_PIPELINE=$(PARAM_AXIS_ETH_TX_FIFO_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).AXIS_ETH_TX_TS_PIPELINE=$(PARAM_AXIS_ETH_TX_TS_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).AXIS_ETH_RX_PIPELINE=$(PARAM_AXIS_ETH_RX_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).AXIS_ETH_RX_FIFO_PIPELINE=$(PARAM_AXIS_ETH_RX_FIFO_PIPELINE) + COMPILE_ARGS += -P $(TOPLEVEL).STAT_ENABLE=$(PARAM_STAT_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).STAT_DMA_ENABLE=$(PARAM_STAT_DMA_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).STAT_PCIE_ENABLE=$(PARAM_STAT_PCIE_ENABLE) + COMPILE_ARGS += -P $(TOPLEVEL).STAT_INC_WIDTH=$(PARAM_STAT_INC_WIDTH) + COMPILE_ARGS += -P $(TOPLEVEL).STAT_ID_WIDTH=$(PARAM_STAT_ID_WIDTH) + + ifeq ($(WAVES), 1) + VERILOG_SOURCES += iverilog_dump.v + COMPILE_ARGS += -s iverilog_dump + endif +else ifeq ($(SIM), verilator) + COMPILE_ARGS += -Wno-SELRANGE -Wno-WIDTH + + COMPILE_ARGS += -GIF_COUNT=$(PARAM_IF_COUNT) + COMPILE_ARGS += -GPORTS_PER_IF=$(PARAM_PORTS_PER_IF) + COMPILE_ARGS += -GSCHED_PER_IF=$(PARAM_SCHED_PER_IF) + COMPILE_ARGS += -GPORT_MASK=$(PARAM_PORT_MASK) + COMPILE_ARGS += -GPTP_CLK_PERIOD_NS_NUM=$(PARAM_PTP_CLK_PERIOD_NS_NUM) + COMPILE_ARGS += -GPTP_CLK_PERIOD_NS_DENOM=$(PARAM_PTP_CLK_PERIOD_NS_DENOM) + COMPILE_ARGS += -GPTP_CLOCK_PIPELINE=$(PARAM_PTP_CLOCK_PIPELINE) + COMPILE_ARGS += -GPTP_CLOCK_CDC_PIPELINE=$(PARAM_PTP_CLOCK_CDC_PIPELINE) + COMPILE_ARGS += -GPTP_USE_SAMPLE_CLOCK=$(PARAM_PTP_USE_SAMPLE_CLOCK) + COMPILE_ARGS += -GPTP_PORT_CDC_PIPELINE=$(PARAM_PTP_PORT_CDC_PIPELINE) + COMPILE_ARGS += -GPTP_PEROUT_ENABLE=$(PARAM_PTP_PEROUT_ENABLE) + COMPILE_ARGS += -GPTP_PEROUT_COUNT=$(PARAM_PTP_PEROUT_COUNT) + COMPILE_ARGS += -GEVENT_QUEUE_OP_TABLE_SIZE=$(PARAM_EVENT_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -GTX_QUEUE_OP_TABLE_SIZE=$(PARAM_TX_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -GRX_QUEUE_OP_TABLE_SIZE=$(PARAM_RX_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -GTX_CPL_QUEUE_OP_TABLE_SIZE=$(PARAM_TX_CPL_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -GRX_CPL_QUEUE_OP_TABLE_SIZE=$(PARAM_RX_CPL_QUEUE_OP_TABLE_SIZE) + COMPILE_ARGS += -GEVENT_QUEUE_INDEX_WIDTH=$(PARAM_EVENT_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -GTX_QUEUE_INDEX_WIDTH=$(PARAM_TX_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -GRX_QUEUE_INDEX_WIDTH=$(PARAM_RX_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -GTX_CPL_QUEUE_INDEX_WIDTH=$(PARAM_TX_CPL_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -GRX_CPL_QUEUE_INDEX_WIDTH=$(PARAM_RX_CPL_QUEUE_INDEX_WIDTH) + COMPILE_ARGS += -GEVENT_QUEUE_PIPELINE=$(PARAM_EVENT_QUEUE_PIPELINE) + COMPILE_ARGS += -GTX_QUEUE_PIPELINE=$(PARAM_TX_QUEUE_PIPELINE) + COMPILE_ARGS += -GRX_QUEUE_PIPELINE=$(PARAM_RX_QUEUE_PIPELINE) + COMPILE_ARGS += -GTX_CPL_QUEUE_PIPELINE=$(PARAM_TX_CPL_QUEUE_PIPELINE) + COMPILE_ARGS += -GRX_CPL_QUEUE_PIPELINE=$(PARAM_RX_CPL_QUEUE_PIPELINE) + COMPILE_ARGS += -GTX_DESC_TABLE_SIZE=$(PARAM_TX_DESC_TABLE_SIZE) + COMPILE_ARGS += -GRX_DESC_TABLE_SIZE=$(PARAM_RX_DESC_TABLE_SIZE) + COMPILE_ARGS += -GTX_SCHEDULER_OP_TABLE_SIZE=$(PARAM_TX_SCHEDULER_OP_TABLE_SIZE) + COMPILE_ARGS += -GTX_SCHEDULER_PIPELINE=$(PARAM_TX_SCHEDULER_PIPELINE) + COMPILE_ARGS += -GTDMA_INDEX_WIDTH=$(PARAM_TDMA_INDEX_WIDTH) + COMPILE_ARGS += -GPTP_TS_ENABLE=$(PARAM_PTP_TS_ENABLE) + COMPILE_ARGS += -GTX_CPL_FIFO_DEPTH=$(PARAM_TX_CPL_FIFO_DEPTH) + COMPILE_ARGS += -GTX_CHECKSUM_ENABLE=$(PARAM_TX_CHECKSUM_ENABLE) + COMPILE_ARGS += -GRX_RSS_ENABLE=$(PARAM_RX_RSS_ENABLE) + COMPILE_ARGS += -GRX_HASH_ENABLE=$(PARAM_RX_HASH_ENABLE) + COMPILE_ARGS += -GRX_CHECKSUM_ENABLE=$(PARAM_RX_CHECKSUM_ENABLE) + COMPILE_ARGS += -GTX_FIFO_DEPTH=$(PARAM_TX_FIFO_DEPTH) + COMPILE_ARGS += -GRX_FIFO_DEPTH=$(PARAM_RX_FIFO_DEPTH) + COMPILE_ARGS += -GMAX_TX_SIZE=$(PARAM_MAX_TX_SIZE) + COMPILE_ARGS += -GMAX_RX_SIZE=$(PARAM_MAX_RX_SIZE) + COMPILE_ARGS += -GTX_RAM_SIZE=$(PARAM_TX_RAM_SIZE) + COMPILE_ARGS += -GRX_RAM_SIZE=$(PARAM_RX_RAM_SIZE) + COMPILE_ARGS += -GAPP_ID=$(PARAM_APP_ID) + COMPILE_ARGS += -GAPP_ENABLE=$(PARAM_APP_ENABLE) + COMPILE_ARGS += -GAPP_CTRL_ENABLE=$(PARAM_APP_CTRL_ENABLE) + COMPILE_ARGS += -GAPP_DMA_ENABLE=$(PARAM_APP_DMA_ENABLE) + COMPILE_ARGS += -GAPP_AXIS_DIRECT_ENABLE=$(PARAM_APP_AXIS_DIRECT_ENABLE) + COMPILE_ARGS += -GAPP_AXIS_SYNC_ENABLE=$(PARAM_APP_AXIS_SYNC_ENABLE) + COMPILE_ARGS += -GAPP_AXIS_IF_ENABLE=$(PARAM_APP_AXIS_IF_ENABLE) + COMPILE_ARGS += -GAPP_STAT_ENABLE=$(PARAM_APP_STAT_ENABLE) + COMPILE_ARGS += -GDMA_IMM_ENABLE=$(PARAM_DMA_IMM_ENABLE) + COMPILE_ARGS += -GDMA_IMM_WIDTH=$(PARAM_DMA_IMM_WIDTH) + COMPILE_ARGS += -GDMA_LEN_WIDTH=$(PARAM_DMA_LEN_WIDTH) + COMPILE_ARGS += -GDMA_TAG_WIDTH=$(PARAM_DMA_TAG_WIDTH) + COMPILE_ARGS += -GRAM_ADDR_WIDTH=$(PARAM_RAM_ADDR_WIDTH) + COMPILE_ARGS += -GRAM_PIPELINE=$(PARAM_RAM_PIPELINE) + COMPILE_ARGS += -GSEG_COUNT=$(PARAM_SEG_COUNT) + COMPILE_ARGS += -GSEG_DATA_WIDTH=$(PARAM_SEG_DATA_WIDTH) + COMPILE_ARGS += -GSEG_EMPTY_WIDTH=$(PARAM_SEG_EMPTY_WIDTH) + COMPILE_ARGS += -GTX_SEQ_NUM_WIDTH=$(PARAM_TX_SEQ_NUM_WIDTH) + COMPILE_ARGS += -GPF_COUNT=$(PARAM_PF_COUNT) + COMPILE_ARGS += -GVF_COUNT=$(PARAM_VF_COUNT) + COMPILE_ARGS += -GPCIE_TAG_COUNT=$(PARAM_PCIE_TAG_COUNT) + COMPILE_ARGS += -GPCIE_DMA_READ_OP_TABLE_SIZE=$(PARAM_PCIE_DMA_READ_OP_TABLE_SIZE) + COMPILE_ARGS += -GPCIE_DMA_READ_TX_LIMIT=$(PARAM_PCIE_DMA_READ_TX_LIMIT) + COMPILE_ARGS += -GPCIE_DMA_READ_TX_FC_ENABLE=$(PARAM_PCIE_DMA_READ_TX_FC_ENABLE) + COMPILE_ARGS += -GPCIE_DMA_WRITE_OP_TABLE_SIZE=$(PARAM_PCIE_DMA_WRITE_OP_TABLE_SIZE) + COMPILE_ARGS += -GPCIE_DMA_WRITE_TX_LIMIT=$(PARAM_PCIE_DMA_WRITE_TX_LIMIT) + COMPILE_ARGS += -GPCIE_DMA_WRITE_TX_FC_ENABLE=$(PARAM_PCIE_DMA_WRITE_TX_FC_ENABLE) + COMPILE_ARGS += -GIRQ_INDEX_WIDTH=$(PARAM_IRQ_INDEX_WIDTH) + COMPILE_ARGS += -GAXIL_CTRL_DATA_WIDTH=$(PARAM_AXIL_CTRL_DATA_WIDTH) + COMPILE_ARGS += -GAXIL_CTRL_ADDR_WIDTH=$(PARAM_AXIL_CTRL_ADDR_WIDTH) + COMPILE_ARGS += -GAXIL_APP_CTRL_DATA_WIDTH=$(PARAM_AXIL_APP_CTRL_DATA_WIDTH) + COMPILE_ARGS += -GAXIL_APP_CTRL_ADDR_WIDTH=$(PARAM_AXIL_APP_CTRL_ADDR_WIDTH) + COMPILE_ARGS += -GAXIS_ETH_TX_PIPELINE=$(PARAM_AXIS_ETH_TX_PIPELINE) + COMPILE_ARGS += -GAXIS_ETH_TX_FIFO_PIPELINE=$(PARAM_AXIS_ETH_TX_FIFO_PIPELINE) + COMPILE_ARGS += -GAXIS_ETH_TX_TS_PIPELINE=$(PARAM_AXIS_ETH_TX_TS_PIPELINE) + COMPILE_ARGS += -GAXIS_ETH_RX_PIPELINE=$(PARAM_AXIS_ETH_RX_PIPELINE) + COMPILE_ARGS += -GAXIS_ETH_RX_FIFO_PIPELINE=$(PARAM_AXIS_ETH_RX_FIFO_PIPELINE) + COMPILE_ARGS += -GSTAT_ENABLE=$(PARAM_STAT_ENABLE) + COMPILE_ARGS += -GSTAT_DMA_ENABLE=$(PARAM_STAT_DMA_ENABLE) + COMPILE_ARGS += -GSTAT_PCIE_ENABLE=$(PARAM_STAT_PCIE_ENABLE) + COMPILE_ARGS += -GSTAT_INC_WIDTH=$(PARAM_STAT_INC_WIDTH) + COMPILE_ARGS += -GSTAT_ID_WIDTH=$(PARAM_STAT_ID_WIDTH) + + ifeq ($(WAVES), 1) + COMPILE_ARGS += --trace-fst + endif +endif + +include $(shell cocotb-config --makefiles)/Makefile.sim + +iverilog_dump.v: + echo 'module iverilog_dump();' > $@ + echo 'initial begin' >> $@ + echo ' $$dumpfile("$(TOPLEVEL).fst");' >> $@ + echo ' $$dumpvars(0, $(TOPLEVEL));' >> $@ + echo 'end' >> $@ + echo 'endmodule' >> $@ + +clean:: + @rm -rf iverilog_dump.v + @rm -rf dump.fst $(TOPLEVEL).fst diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/mqnic.py b/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/mqnic.py new file mode 120000 index 000000000..dfa8522e7 --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/mqnic.py @@ -0,0 +1 @@ +../../../../../common/tb/mqnic.py \ No newline at end of file diff --git a/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/test_fpga_core.py b/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/test_fpga_core.py new file mode 100644 index 000000000..29d51dd6a --- /dev/null +++ b/fpga/mqnic/DE10_Agilex/fpga_100g/tb/fpga_core/test_fpga_core.py @@ -0,0 +1,867 @@ +""" + +Copyright 2020-2022, The Regents of the University of California. +All rights reserved. + +Redistribution and use in source and binary forms, with or without +modification, are permitted provided that the following conditions are met: + + 1. Redistributions of source code must retain the above copyright notice, + this list of conditions and the following disclaimer. + + 2. Redistributions in binary form must reproduce the above copyright notice, + this list of conditions and the following disclaimer in the documentation + and/or other materials provided with the distribution. + +THIS SOFTWARE IS PROVIDED BY THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ''AS +IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE +IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE +DISCLAIMED. IN NO EVENT SHALL THE REGENTS OF THE UNIVERSITY OF CALIFORNIA OR +CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, +EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT +OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS +INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN +CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING +IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY +OF SUCH DAMAGE. + +The views and conclusions contained in the software and documentation are those +of the authors and should not be interpreted as representing official policies, +either expressed or implied, of The Regents of the University of California. + +""" + +import logging +import os +import sys + +import scapy.utils +from scapy.layers.l2 import Ether +from scapy.layers.inet import IP, UDP + +import cocotb_test.simulator + +import cocotb +from cocotb.log import SimLog +from cocotb.clock import Clock +from cocotb.triggers import RisingEdge, FallingEdge, Timer + +from cocotbext.axi import AxiStreamBus +from cocotbext.eth import EthMac +from cocotbext.pcie.core import RootComplex +from cocotbext.pcie.intel.ptile import PTilePcieDevice, PTileRxBus, PTileTxBus + +try: + import mqnic +except ImportError: + # attempt import from current directory + sys.path.insert(0, os.path.join(os.path.dirname(__file__))) + try: + import mqnic + finally: + del sys.path[0] + + +class TB(object): + def __init__(self, dut, msix_count=32): + self.dut = dut + + self.log = SimLog("cocotb.tb") + self.log.setLevel(logging.DEBUG) + + # PCIe + self.rc = RootComplex() + + self.rc.max_payload_size = 0x1 # 256 bytes + self.rc.max_read_request_size = 0x2 # 512 bytes + + self.dev = PTilePcieDevice( + # configuration options + pcie_generation=3, + pcie_link_width=16, + pld_clk_frequency=250e6, + pf_count=1, + max_payload_size=512, + enable_extended_tag=True, + + pf0_msi_enable=False, + pf0_msi_count=1, + pf1_msi_enable=False, + pf1_msi_count=1, + pf2_msi_enable=False, + pf2_msi_count=1, + pf3_msi_enable=False, + pf3_msi_count=1, + pf0_msix_enable=True, + pf0_msix_table_size=msix_count-1, + pf0_msix_table_bir=0, + pf0_msix_table_offset=0x00010000, + pf0_msix_pba_bir=0, + pf0_msix_pba_offset=0x00018000, + pf1_msix_enable=False, + pf1_msix_table_size=0, + pf1_msix_table_bir=0, + pf1_msix_table_offset=0x00000000, + pf1_msix_pba_bir=0, + pf1_msix_pba_offset=0x00000000, + pf2_msix_enable=False, + pf2_msix_table_size=0, + pf2_msix_table_bir=0, + pf2_msix_table_offset=0x00000000, + pf2_msix_pba_bir=0, + pf2_msix_pba_offset=0x00000000, + pf3_msix_enable=False, + pf3_msix_table_size=0, + pf3_msix_table_bir=0, + pf3_msix_table_offset=0x00000000, + pf3_msix_pba_bir=0, + pf3_msix_pba_offset=0x00000000, + + # signals + # Clock and reset + reset_status=dut.rst_250mhz, + # reset_status_n=dut.reset_status_n, + coreclkout_hip=dut.clk_250mhz, + # refclk0=dut.refclk0, + # refclk1=dut.refclk1, + # pin_perst_n=dut.pin_perst_n, + + # RX interface + rx_bus=PTileRxBus.from_prefix(dut, "rx_st"), + # rx_par_err=dut.rx_par_err, + + # TX interface + tx_bus=PTileTxBus.from_prefix(dut, "tx_st"), + # tx_par_err=dut.tx_par_err, + + # RX flow control + rx_buffer_limit=dut.rx_buffer_limit, + rx_buffer_limit_tdm_idx=dut.rx_buffer_limit_tdm_idx, + + # TX flow control + tx_cdts_limit=dut.tx_cdts_limit, + tx_cdts_limit_tdm_idx=dut.tx_cdts_limit_tdm_idx, + + # Power management and hard IP status interface + # link_up=dut.link_up, + # dl_up=dut.dl_up, + # surprise_down_err=dut.surprise_down_err, + # ltssm_state=dut.ltssm_state, + # pm_state=dut.pm_state, + # pm_dstate=dut.pm_dstate, + # apps_pm_xmt_pme=dut.apps_pm_xmt_pme, + # app_req_retry_en=dut.app_req_retry_en, + + # Interrupt interface + # app_int=dut.app_int, + # msi_pnd_func=dut.msi_pnd_func, + # msi_pnd_byte=dut.msi_pnd_byte, + # msi_pnd_addr=dut.msi_pnd_addr, + + # Error interface + # serr_out=dut.serr_out, + # hip_enter_err_mode=dut.hip_enter_err_mode, + # app_err_valid=dut.app_err_valid, + # app_err_hdr=dut.app_err_hdr, + # app_err_info=dut.app_err_info, + # app_err_func_num=dut.app_err_func_num, + + # Completion timeout interface + # cpl_timeout=dut.cpl_timeout, + # cpl_timeout_avmm_clk=dut.cpl_timeout_avmm_clk, + # cpl_timeout_avmm_address=dut.cpl_timeout_avmm_address, + # cpl_timeout_avmm_read=dut.cpl_timeout_avmm_read, + # cpl_timeout_avmm_readdata=dut.cpl_timeout_avmm_readdata, + # cpl_timeout_avmm_readdatavalid=dut.cpl_timeout_avmm_readdatavalid, + # cpl_timeout_avmm_write=dut.cpl_timeout_avmm_write, + # cpl_timeout_avmm_writedata=dut.cpl_timeout_avmm_writedata, + # cpl_timeout_avmm_waitrequest=dut.cpl_timeout_avmm_waitrequest, + + # Configuration output + tl_cfg_func=dut.tl_cfg_func, + tl_cfg_add=dut.tl_cfg_add, + tl_cfg_ctl=dut.tl_cfg_ctl, + # dl_timer_update=dut.dl_timer_update, + + # Configuration intercept interface + # cii_req=dut.cii_req, + # cii_hdr_poisoned=dut.cii_hdr_poisoned, + # cii_hdr_first_be=dut.cii_hdr_first_be, + # cii_func_num=dut.cii_func_num, + # cii_wr_vf_active=dut.cii_wr_vf_active, + # cii_vf_num=dut.cii_vf_num, + # cii_wr=dut.cii_wr, + # cii_addr=dut.cii_addr, + # cii_dout=dut.cii_dout, + # cii_override_en=dut.cii_override_en, + # cii_override_din=dut.cii_override_din, + # cii_halt=dut.cii_halt, + + # Hard IP reconfiguration interface + # hip_reconfig_clk=dut.hip_reconfig_clk, + # hip_reconfig_address=dut.hip_reconfig_address, + # hip_reconfig_read=dut.hip_reconfig_read, + # hip_reconfig_readdata=dut.hip_reconfig_readdata, + # hip_reconfig_readdatavalid=dut.hip_reconfig_readdatavalid, + # hip_reconfig_write=dut.hip_reconfig_write, + # hip_reconfig_writedata=dut.hip_reconfig_writedata, + # hip_reconfig_waitrequest=dut.hip_reconfig_waitrequest, + + # Page request service + # prs_event_valid=dut.prs_event_valid, + # prs_event_func=dut.prs_event_func, + # prs_event=dut.prs_event, + + # SR-IOV (VF error) + # vf_err_ur_posted_s0=dut.vf_err_ur_posted_s0, + # vf_err_ur_posted_s1=dut.vf_err_ur_posted_s1, + # vf_err_ur_posted_s2=dut.vf_err_ur_posted_s2, + # vf_err_ur_posted_s3=dut.vf_err_ur_posted_s3, + # vf_err_func_num_s0=dut.vf_err_func_num_s0, + # vf_err_func_num_s1=dut.vf_err_func_num_s1, + # vf_err_func_num_s2=dut.vf_err_func_num_s2, + # vf_err_func_num_s3=dut.vf_err_func_num_s3, + # vf_err_ca_postedreq_s0=dut.vf_err_ca_postedreq_s0, + # vf_err_ca_postedreq_s1=dut.vf_err_ca_postedreq_s1, + # vf_err_ca_postedreq_s2=dut.vf_err_ca_postedreq_s2, + # vf_err_ca_postedreq_s3=dut.vf_err_ca_postedreq_s3, + # vf_err_vf_num_s0=dut.vf_err_vf_num_s0, + # vf_err_vf_num_s1=dut.vf_err_vf_num_s1, + # vf_err_vf_num_s2=dut.vf_err_vf_num_s2, + # vf_err_vf_num_s3=dut.vf_err_vf_num_s3, + # vf_err_poisonedwrreq_s0=dut.vf_err_poisonedwrreq_s0, + # vf_err_poisonedwrreq_s1=dut.vf_err_poisonedwrreq_s1, + # vf_err_poisonedwrreq_s2=dut.vf_err_poisonedwrreq_s2, + # vf_err_poisonedwrreq_s3=dut.vf_err_poisonedwrreq_s3, + # vf_err_poisonedcompl_s0=dut.vf_err_poisonedcompl_s0, + # vf_err_poisonedcompl_s1=dut.vf_err_poisonedcompl_s1, + # vf_err_poisonedcompl_s2=dut.vf_err_poisonedcompl_s2, + # vf_err_poisonedcompl_s3=dut.vf_err_poisonedcompl_s3, + # user_vfnonfatalmsg_func_num=dut.user_vfnonfatalmsg_func_num, + # user_vfnonfatalmsg_vfnum=dut.user_vfnonfatalmsg_vfnum, + # user_sent_vfnonfatalmsg=dut.user_sent_vfnonfatalmsg, + # vf_err_overflow=dut.vf_err_overflow, + + # FLR + # flr_rcvd_pf=dut.flr_rcvd_pf, + # flr_rcvd_vf=dut.flr_rcvd_vf, + # flr_rcvd_pf_num=dut.flr_rcvd_pf_num, + # flr_rcvd_vf_num=dut.flr_rcvd_vf_num, + # flr_completed_pf=dut.flr_completed_pf, + # flr_completed_vf=dut.flr_completed_vf, + # flr_completed_pf_num=dut.flr_completed_pf_num, + # flr_completed_vf_num=dut.flr_completed_vf_num, + + # VirtIO + # virtio_pcicfg_vfaccess=dut.virtio_pcicfg_vfaccess, + # virtio_pcicfg_vfnum=dut.virtio_pcicfg_vfnum, + # virtio_pcicfg_pfnum=dut.virtio_pcicfg_pfnum, + # virtio_pcicfg_bar=dut.virtio_pcicfg_bar, + # virtio_pcicfg_length=dut.virtio_pcicfg_length, + # virtio_pcicfg_baroffset=dut.virtio_pcicfg_baroffset, + # virtio_pcicfg_cfgdata=dut.virtio_pcicfg_cfgdata, + # virtio_pcicfg_cfgwr=dut.virtio_pcicfg_cfgwr, + # virtio_pcicfg_cfgrd=dut.virtio_pcicfg_cfgrd, + # virtio_pcicfg_appvfnum=dut.virtio_pcicfg_appvfnum, + # virtio_pcicfg_apppfnum=dut.virtio_pcicfg_apppfnum, + # virtio_pcicfg_rdack=dut.virtio_pcicfg_rdack, + # virtio_pcicfg_rdbe=dut.virtio_pcicfg_rdbe, + # virtio_pcicfg_data=dut.virtio_pcicfg_data, + ) + + # self.dev.log.setLevel(logging.DEBUG) + + self.rc.make_port().connect(self.dev) + + self.driver = mqnic.Driver() + + self.dev.functions[0].configure_bar(0, 2**len(dut.core_inst.core_pcie_inst.axil_ctrl_araddr), ext=True, prefetch=True) + if hasattr(dut.core_inst.core_pcie_inst, 'pcie_app_ctrl'): + self.dev.functions[0].configure_bar(2, 2**len(dut.core_inst.core_pcie_inst.axil_app_ctrl_araddr), ext=True, prefetch=True) + + cocotb.start_soon(Clock(dut.ptp_clk, 2.482, units="ns").start()) + dut.ptp_rst.setimmediatevalue(0) + cocotb.start_soon(Clock(dut.ptp_sample_clk, 10, units="ns").start()) + + # Ethernet + cocotb.start_soon(Clock(dut.qsfpdda_mac_1_clk, 2.482, units="ns").start()) + + self.qsfpdda_mac_1 = EthMac( + tx_clk=dut.qsfpdda_mac_1_clk, + tx_rst=dut.qsfpdda_mac_1_rst, + tx_bus=AxiStreamBus.from_prefix(dut, "qsfpdda_mac_1_tx_axis"), + tx_ptp_time=dut.qsfpdda_mac_1_ptp_time, + tx_ptp_ts=dut.qsfpdda_mac_1_tx_ptp_ts, + tx_ptp_ts_tag=dut.qsfpdda_mac_1_tx_ptp_ts_tag, + tx_ptp_ts_valid=dut.qsfpdda_mac_1_tx_ptp_ts_valid, + rx_clk=dut.qsfpdda_mac_1_clk, + rx_rst=dut.qsfpdda_mac_1_rst, + rx_bus=AxiStreamBus.from_prefix(dut, "qsfpdda_mac_1_rx_axis"), + rx_ptp_time=dut.qsfpdda_mac_1_ptp_time, + ifg=12, speed=100e9 + ) + + cocotb.start_soon(Clock(dut.qsfpdda_mac_2_clk, 2.482, units="ns").start()) + + self.qsfpdda_mac_2 = EthMac( + tx_clk=dut.qsfpdda_mac_2_clk, + tx_rst=dut.qsfpdda_mac_2_rst, + tx_bus=AxiStreamBus.from_prefix(dut, "qsfpdda_mac_2_tx_axis"), + tx_ptp_time=dut.qsfpdda_mac_2_ptp_time, + tx_ptp_ts=dut.qsfpdda_mac_2_tx_ptp_ts, + tx_ptp_ts_tag=dut.qsfpdda_mac_2_tx_ptp_ts_tag, + tx_ptp_ts_valid=dut.qsfpdda_mac_2_tx_ptp_ts_valid, + rx_clk=dut.qsfpdda_mac_2_clk, + rx_rst=dut.qsfpdda_mac_2_rst, + rx_bus=AxiStreamBus.from_prefix(dut, "qsfpdda_mac_2_rx_axis"), + rx_ptp_time=dut.qsfpdda_mac_2_ptp_time, + ifg=12, speed=100e9 + ) + + cocotb.start_soon(Clock(dut.qsfpddb_mac_1_clk, 2.482, units="ns").start()) + + self.qsfpddb_mac_1 = EthMac( + tx_clk=dut.qsfpddb_mac_1_clk, + tx_rst=dut.qsfpddb_mac_1_rst, + tx_bus=AxiStreamBus.from_prefix(dut, "qsfpddb_mac_1_tx_axis"), + tx_ptp_time=dut.qsfpddb_mac_1_ptp_time, + tx_ptp_ts=dut.qsfpddb_mac_1_tx_ptp_ts, + tx_ptp_ts_tag=dut.qsfpddb_mac_1_tx_ptp_ts_tag, + tx_ptp_ts_valid=dut.qsfpddb_mac_1_tx_ptp_ts_valid, + rx_clk=dut.qsfpddb_mac_1_clk, + rx_rst=dut.qsfpddb_mac_1_rst, + rx_bus=AxiStreamBus.from_prefix(dut, "qsfpddb_mac_1_rx_axis"), + rx_ptp_time=dut.qsfpddb_mac_1_ptp_time, + ifg=12, speed=100e9 + ) + + cocotb.start_soon(Clock(dut.qsfpddb_mac_2_clk, 2.482, units="ns").start()) + + self.qsfpddb_mac_2 = EthMac( + tx_clk=dut.qsfpddb_mac_2_clk, + tx_rst=dut.qsfpddb_mac_2_rst, + tx_bus=AxiStreamBus.from_prefix(dut, "qsfpddb_mac_2_tx_axis"), + tx_ptp_time=dut.qsfpddb_mac_2_ptp_time, + tx_ptp_ts=dut.qsfpddb_mac_2_tx_ptp_ts, + tx_ptp_ts_tag=dut.qsfpddb_mac_2_tx_ptp_ts_tag, + tx_ptp_ts_valid=dut.qsfpddb_mac_2_tx_ptp_ts_valid, + rx_clk=dut.qsfpddb_mac_2_clk, + rx_rst=dut.qsfpddb_mac_2_rst, + rx_bus=AxiStreamBus.from_prefix(dut, "qsfpddb_mac_2_rx_axis"), + rx_ptp_time=dut.qsfpddb_mac_2_ptp_time, + ifg=12, speed=100e9 + ) + + dut.qsfpdda_mac_1_rx_status.setimmediatevalue(1) + dut.qsfpdda_mac_2_rx_status.setimmediatevalue(1) + + dut.qsfpddb_mac_1_rx_status.setimmediatevalue(1) + dut.qsfpddb_mac_2_rx_status.setimmediatevalue(1) + + dut.button.setimmediatevalue(0) + dut.sw.setimmediatevalue(0) + + dut.qsfpdda_interrupt_n.setimmediatevalue(1) + dut.qsfpdda_mod_prs_n.setimmediatevalue(0) + dut.qsfpdda_scl_i.setimmediatevalue(1) + dut.qsfpdda_sda_i.setimmediatevalue(1) + + dut.qsfpddb_interrupt_n.setimmediatevalue(1) + dut.qsfpddb_mod_prs_n.setimmediatevalue(0) + dut.qsfpddb_scl_i.setimmediatevalue(1) + dut.qsfpddb_sda_i.setimmediatevalue(1) + + # dut.qspi_dq_i.setimmediatevalue(0) + + self.loopback_enable = False + cocotb.start_soon(self._run_loopback()) + + async def init(self): + + self.dut.ptp_rst.setimmediatevalue(0) + self.dut.qsfpdda_mac_1_rst.setimmediatevalue(0) + self.dut.qsfpdda_mac_2_rst.setimmediatevalue(0) + self.dut.qsfpddb_mac_1_rst.setimmediatevalue(0) + self.dut.qsfpddb_mac_2_rst.setimmediatevalue(0) + + await RisingEdge(self.dut.clk_250mhz) + await RisingEdge(self.dut.clk_250mhz) + + self.dut.ptp_rst.setimmediatevalue(1) + self.dut.qsfpdda_mac_1_rst.setimmediatevalue(1) + self.dut.qsfpdda_mac_2_rst.setimmediatevalue(1) + self.dut.qsfpddb_mac_1_rst.setimmediatevalue(1) + self.dut.qsfpddb_mac_2_rst.setimmediatevalue(1) + + await FallingEdge(self.dut.rst_250mhz) + await Timer(100, 'ns') + + await RisingEdge(self.dut.clk_250mhz) + await RisingEdge(self.dut.clk_250mhz) + + self.dut.ptp_rst.setimmediatevalue(0) + self.dut.qsfpdda_mac_1_rst.setimmediatevalue(0) + self.dut.qsfpdda_mac_2_rst.setimmediatevalue(0) + self.dut.qsfpddb_mac_1_rst.setimmediatevalue(0) + self.dut.qsfpddb_mac_2_rst.setimmediatevalue(0) + + await self.rc.enumerate() + + async def _run_loopback(self): + while True: + await RisingEdge(self.dut.clk_250mhz) + + if self.loopback_enable: + if not self.qsfpdda_mac_1.tx.empty(): + await self.qsfpdda_mac_1.rx.send(await self.qsfpdda_mac_1.tx.recv()) + if not self.qsfpdda_mac_2.tx.empty(): + await self.qsfpdda_mac_2.rx.send(await self.qsfpdda_mac_2.tx.recv()) + if not self.qsfpddb_mac_1.tx.empty(): + await self.qsfpddb_mac_1.rx.send(await self.qsfpddb_mac_1.tx.recv()) + if not self.qsfpddb_mac_2.tx.empty(): + await self.qsfpddb_mac_2.rx.send(await self.qsfpddb_mac_2.tx.recv()) + + +@cocotb.test() +async def run_test_nic(dut): + + tb = TB(dut, msix_count=2**len(dut.core_inst.core_pcie_inst.irq_index)) + + await tb.init() + + tb.log.info("Init driver") + await tb.driver.init_pcie_dev(tb.rc.find_device(tb.dev.functions[0].pcie_id)) + await tb.driver.interfaces[0].open() + # await tb.driver.interfaces[1].open() + + # enable queues + tb.log.info("Enable queues") + await tb.driver.interfaces[0].sched_blocks[0].schedulers[0].rb.write_dword(mqnic.MQNIC_RB_SCHED_RR_REG_CTRL, 0x00000001) + for k in range(tb.driver.interfaces[0].tx_queue_count): + await tb.driver.interfaces[0].sched_blocks[0].schedulers[0].hw_regs.write_dword(4*k, 0x00000003) + + # wait for all writes to complete + await tb.driver.hw_regs.read_dword(0) + tb.log.info("Init complete") + + tb.log.info("Send and receive single packet") + + data = bytearray([x % 256 for x in range(1024)]) + + await tb.driver.interfaces[0].start_xmit(data, 0) + + pkt = await tb.qsfpdda_mac_1.tx.recv() + tb.log.info("Packet: %s", pkt) + + await tb.qsfpdda_mac_1.rx.send(pkt) + + pkt = await tb.driver.interfaces[0].recv() + + tb.log.info("Packet: %s", pkt) + assert pkt.rx_checksum == ~scapy.utils.checksum(bytes(pkt.data[14:])) & 0xffff + + # await tb.driver.interfaces[1].start_xmit(data, 0) + + # pkt = await tb.qsfpddb_mac_1.tx.recv() + # tb.log.info("Packet: %s", pkt) + + # await tb.qsfpddb_mac_1.rx.send(pkt) + + # pkt = await tb.driver.interfaces[1].recv() + + # tb.log.info("Packet: %s", pkt) + # assert pkt.rx_checksum == ~scapy.utils.checksum(bytes(pkt.data[14:])) & 0xffff + + tb.log.info("RX and TX checksum tests") + + payload = bytes([x % 256 for x in range(256)]) + eth = Ether(src='5A:51:52:53:54:55', dst='DA:D1:D2:D3:D4:D5') + ip = IP(src='192.168.1.100', dst='192.168.1.101') + udp = UDP(sport=1, dport=2) + test_pkt = eth / ip / udp / payload + + test_pkt2 = test_pkt.copy() + test_pkt2[UDP].chksum = scapy.utils.checksum(bytes(test_pkt2[UDP])) + + await tb.driver.interfaces[0].start_xmit(test_pkt2.build(), 0, 34, 6) + + pkt = await tb.qsfpdda_mac_1.tx.recv() + tb.log.info("Packet: %s", pkt) + + await tb.qsfpdda_mac_1.rx.send(pkt) + + pkt = await tb.driver.interfaces[0].recv() + + tb.log.info("Packet: %s", pkt) + assert pkt.rx_checksum == ~scapy.utils.checksum(bytes(pkt.data[14:])) & 0xffff + assert Ether(pkt.data).build() == test_pkt.build() + + tb.log.info("Queue mapping offset test") + + data = bytearray([x % 256 for x in range(1024)]) + + tb.loopback_enable = True + + for k in range(4): + await tb.driver.interfaces[0].set_rx_queue_map_offset(0, k) + + await tb.driver.interfaces[0].start_xmit(data, 0) + + pkt = await tb.driver.interfaces[0].recv() + + tb.log.info("Packet: %s", pkt) + assert pkt.rx_checksum == ~scapy.utils.checksum(bytes(pkt.data[14:])) & 0xffff + assert pkt.queue == k + + tb.loopback_enable = False + + await tb.driver.interfaces[0].set_rx_queue_map_offset(0, 0) + + tb.log.info("Queue mapping RSS mask test") + + await tb.driver.interfaces[0].set_rx_queue_map_rss_mask(0, 0x00000003) + + tb.loopback_enable = True + + queues = set() + + for k in range(64): + payload = bytes([x % 256 for x in range(256)]) + eth = Ether(src='5A:51:52:53:54:55', dst='DA:D1:D2:D3:D4:D5') + ip = IP(src='192.168.1.100', dst='192.168.1.101') + udp = UDP(sport=1, dport=k+0) + test_pkt = eth / ip / udp / payload + + test_pkt2 = test_pkt.copy() + test_pkt2[UDP].chksum = scapy.utils.checksum(bytes(test_pkt2[UDP])) + + await tb.driver.interfaces[0].start_xmit(test_pkt2.build(), 0, 34, 6) + + for k in range(64): + pkt = await tb.driver.interfaces[0].recv() + + tb.log.info("Packet: %s", pkt) + assert pkt.rx_checksum == ~scapy.utils.checksum(bytes(pkt.data[14:])) & 0xffff + + queues.add(pkt.queue) + + assert len(queues) == 4 + + tb.loopback_enable = False + + await tb.driver.interfaces[0].set_rx_queue_map_rss_mask(0, 0) + + tb.log.info("Multiple small packets") + + count = 64 + + pkts = [bytearray([(x+k) % 256 for x in range(60)]) for k in range(count)] + + tb.loopback_enable = True + + for p in pkts: + await tb.driver.interfaces[0].start_xmit(p, 0) + + for k in range(count): + pkt = await tb.driver.interfaces[0].recv() + + tb.log.info("Packet: %s", pkt) + assert pkt.data == pkts[k] + assert pkt.rx_checksum == ~scapy.utils.checksum(bytes(pkt.data[14:])) & 0xffff + + tb.loopback_enable = False + + tb.log.info("Multiple large packets") + + count = 64 + + pkts = [bytearray([(x+k) % 256 for x in range(1514)]) for k in range(count)] + + tb.loopback_enable = True + + for p in pkts: + await tb.driver.interfaces[0].start_xmit(p, 0) + + for k in range(count): + pkt = await tb.driver.interfaces[0].recv() + + tb.log.info("Packet: %s", pkt) + assert pkt.data == pkts[k] + assert pkt.rx_checksum == ~scapy.utils.checksum(bytes(pkt.data[14:])) & 0xffff + + tb.loopback_enable = False + + tb.log.info("Jumbo frames") + + count = 64 + + pkts = [bytearray([(x+k) % 256 for x in range(9014)]) for k in range(count)] + + tb.loopback_enable = True + + for p in pkts: + await tb.driver.interfaces[0].start_xmit(p, 0) + + for k in range(count): + pkt = await tb.driver.interfaces[0].recv() + + tb.log.info("Packet: %s", pkt) + assert pkt.data == pkts[k] + assert pkt.rx_checksum == ~scapy.utils.checksum(bytes(pkt.data[14:])) & 0xffff + + tb.loopback_enable = False + + await RisingEdge(dut.clk_250mhz) + await RisingEdge(dut.clk_250mhz) + + +# cocotb-test + +tests_dir = os.path.dirname(__file__) +rtl_dir = os.path.abspath(os.path.join(tests_dir, '..', '..', 'rtl')) +lib_dir = os.path.abspath(os.path.join(rtl_dir, '..', 'lib')) +app_dir = os.path.abspath(os.path.join(rtl_dir, '..', 'app')) +axi_rtl_dir = os.path.abspath(os.path.join(lib_dir, 'axi', 'rtl')) +axis_rtl_dir = os.path.abspath(os.path.join(lib_dir, 'axis', 'rtl')) +eth_rtl_dir = os.path.abspath(os.path.join(lib_dir, 'eth', 'rtl')) +pcie_rtl_dir = os.path.abspath(os.path.join(lib_dir, 'pcie', 'rtl')) + + +def test_fpga_core(request): + dut = "fpga_core" + module = os.path.splitext(os.path.basename(__file__))[0] + toplevel = dut + + verilog_sources = [ + os.path.join(rtl_dir, f"{dut}.v"), + os.path.join(rtl_dir, "common", "mqnic_core_pcie_ptile.v"), + os.path.join(rtl_dir, "common", "mqnic_core_pcie.v"), + os.path.join(rtl_dir, "common", "mqnic_core.v"), + os.path.join(rtl_dir, "common", "mqnic_interface.v"), + os.path.join(rtl_dir, "common", "mqnic_interface_tx.v"), + os.path.join(rtl_dir, "common", "mqnic_interface_rx.v"), + os.path.join(rtl_dir, "common", "mqnic_port.v"), + os.path.join(rtl_dir, "common", "mqnic_port_tx.v"), + os.path.join(rtl_dir, "common", "mqnic_port_rx.v"), + os.path.join(rtl_dir, "common", "mqnic_egress.v"), + os.path.join(rtl_dir, "common", "mqnic_ingress.v"), + os.path.join(rtl_dir, "common", "mqnic_l2_egress.v"), + os.path.join(rtl_dir, "common", "mqnic_l2_ingress.v"), + os.path.join(rtl_dir, "common", "mqnic_rx_queue_map.v"), + os.path.join(rtl_dir, "common", "mqnic_ptp.v"), + os.path.join(rtl_dir, "common", "mqnic_ptp_clock.v"), + os.path.join(rtl_dir, "common", "mqnic_ptp_perout.v"), + os.path.join(rtl_dir, "common", "mqnic_port_map_mac_axis.v"), + os.path.join(rtl_dir, "common", "cpl_write.v"), + os.path.join(rtl_dir, "common", "cpl_op_mux.v"), + os.path.join(rtl_dir, "common", "desc_fetch.v"), + os.path.join(rtl_dir, "common", "desc_op_mux.v"), + os.path.join(rtl_dir, "common", "event_mux.v"), + os.path.join(rtl_dir, "common", "queue_manager.v"), + os.path.join(rtl_dir, "common", "cpl_queue_manager.v"), + os.path.join(rtl_dir, "common", "tx_fifo.v"), + os.path.join(rtl_dir, "common", "rx_fifo.v"), + os.path.join(rtl_dir, "common", "tx_req_mux.v"), + os.path.join(rtl_dir, "common", "tx_engine.v"), + os.path.join(rtl_dir, "common", "rx_engine.v"), + os.path.join(rtl_dir, "common", "tx_checksum.v"), + os.path.join(rtl_dir, "common", "rx_hash.v"), + os.path.join(rtl_dir, "common", "rx_checksum.v"), + os.path.join(rtl_dir, "common", "stats_counter.v"), + os.path.join(rtl_dir, "common", "stats_collect.v"), + os.path.join(rtl_dir, "common", "stats_pcie_if.v"), + os.path.join(rtl_dir, "common", "stats_pcie_tlp.v"), + os.path.join(rtl_dir, "common", "stats_dma_if_pcie.v"), + os.path.join(rtl_dir, "common", "stats_dma_latency.v"), + os.path.join(rtl_dir, "common", "mqnic_tx_scheduler_block_rr.v"), + os.path.join(rtl_dir, "common", "tx_scheduler_rr.v"), + os.path.join(rtl_dir, "common", "tdma_scheduler.v"), + os.path.join(rtl_dir, "common", "tdma_ber.v"), + os.path.join(rtl_dir, "common", "tdma_ber_ch.v"), + os.path.join(eth_rtl_dir, "eth_mac_10g.v"), + os.path.join(eth_rtl_dir, "axis_xgmii_rx_64.v"), + os.path.join(eth_rtl_dir, "axis_xgmii_tx_64.v"), + os.path.join(eth_rtl_dir, "lfsr.v"), + os.path.join(eth_rtl_dir, "ptp_clock.v"), + os.path.join(eth_rtl_dir, "ptp_clock_cdc.v"), + os.path.join(eth_rtl_dir, "ptp_perout.v"), + os.path.join(axi_rtl_dir, "axil_interconnect.v"), + os.path.join(axi_rtl_dir, "axil_crossbar.v"), + os.path.join(axi_rtl_dir, "axil_crossbar_addr.v"), + os.path.join(axi_rtl_dir, "axil_crossbar_rd.v"), + os.path.join(axi_rtl_dir, "axil_crossbar_wr.v"), + os.path.join(axi_rtl_dir, "axil_reg_if.v"), + os.path.join(axi_rtl_dir, "axil_reg_if_rd.v"), + os.path.join(axi_rtl_dir, "axil_reg_if_wr.v"), + os.path.join(axi_rtl_dir, "axil_register_rd.v"), + os.path.join(axi_rtl_dir, "axil_register_wr.v"), + os.path.join(axi_rtl_dir, "arbiter.v"), + os.path.join(axi_rtl_dir, "priority_encoder.v"), + os.path.join(axis_rtl_dir, "axis_adapter.v"), + os.path.join(axis_rtl_dir, "axis_arb_mux.v"), + os.path.join(axis_rtl_dir, "axis_async_fifo.v"), + os.path.join(axis_rtl_dir, "axis_async_fifo_adapter.v"), + os.path.join(axis_rtl_dir, "axis_demux.v"), + os.path.join(axis_rtl_dir, "axis_fifo.v"), + os.path.join(axis_rtl_dir, "axis_fifo_adapter.v"), + os.path.join(axis_rtl_dir, "axis_pipeline_fifo.v"), + os.path.join(axis_rtl_dir, "axis_register.v"), + os.path.join(pcie_rtl_dir, "pcie_axil_master.v"), + os.path.join(pcie_rtl_dir, "pcie_tlp_demux.v"), + os.path.join(pcie_rtl_dir, "pcie_tlp_demux_bar.v"), + os.path.join(pcie_rtl_dir, "pcie_tlp_mux.v"), + os.path.join(pcie_rtl_dir, "pcie_tlp_fifo.v"), + os.path.join(pcie_rtl_dir, "pcie_tlp_fifo_raw.v"), + os.path.join(pcie_rtl_dir, "pcie_tlp_fifo_mux.v"), + os.path.join(pcie_rtl_dir, "pcie_msix.v"), + os.path.join(pcie_rtl_dir, "dma_if_pcie.v"), + os.path.join(pcie_rtl_dir, "dma_if_pcie_rd.v"), + os.path.join(pcie_rtl_dir, "dma_if_pcie_wr.v"), + os.path.join(pcie_rtl_dir, "dma_if_mux.v"), + os.path.join(pcie_rtl_dir, "dma_if_mux_rd.v"), + os.path.join(pcie_rtl_dir, "dma_if_mux_wr.v"), + os.path.join(pcie_rtl_dir, "dma_if_desc_mux.v"), + os.path.join(pcie_rtl_dir, "dma_ram_demux_rd.v"), + os.path.join(pcie_rtl_dir, "dma_ram_demux_wr.v"), + os.path.join(pcie_rtl_dir, "dma_psdpram.v"), + os.path.join(pcie_rtl_dir, "dma_client_axis_sink.v"), + os.path.join(pcie_rtl_dir, "dma_client_axis_source.v"), + os.path.join(pcie_rtl_dir, "pcie_ptile_if.v"), + os.path.join(pcie_rtl_dir, "pcie_ptile_if_rx.v"), + os.path.join(pcie_rtl_dir, "pcie_ptile_if_tx.v"), + os.path.join(pcie_rtl_dir, "pcie_ptile_cfg.v"), + os.path.join(pcie_rtl_dir, "pulse_merge.v"), + ] + + parameters = {} + + # Structural configuration + parameters['IF_COUNT'] = 2 + parameters['PORTS_PER_IF'] = 1 + parameters['SCHED_PER_IF'] = parameters['PORTS_PER_IF'] + parameters['PORT_MASK'] = 0 + + # PTP configuration + parameters['PTP_CLK_PERIOD_NS_NUM'] = 2048 + parameters['PTP_CLK_PERIOD_NS_DENOM'] = 825 + parameters['PTP_CLOCK_PIPELINE'] = 0 + parameters['PTP_CLOCK_CDC_PIPELINE'] = 0 + parameters['PTP_USE_SAMPLE_CLOCK'] = 1 + parameters['PTP_SEPARATE_TX_CLOCK'] = 0 + parameters['PTP_SEPARATE_RX_CLOCK'] = 0 + parameters['PTP_PORT_CDC_PIPELINE'] = 0 + parameters['PTP_PEROUT_ENABLE'] = 1 + parameters['PTP_PEROUT_COUNT'] = 1 + + # Queue manager configuration + parameters['EVENT_QUEUE_OP_TABLE_SIZE'] = 32 + parameters['TX_QUEUE_OP_TABLE_SIZE'] = 32 + parameters['RX_QUEUE_OP_TABLE_SIZE'] = 32 + parameters['TX_CPL_QUEUE_OP_TABLE_SIZE'] = parameters['TX_QUEUE_OP_TABLE_SIZE'] + parameters['RX_CPL_QUEUE_OP_TABLE_SIZE'] = parameters['RX_QUEUE_OP_TABLE_SIZE'] + parameters['EVENT_QUEUE_INDEX_WIDTH'] = 6 + parameters['TX_QUEUE_INDEX_WIDTH'] = 13 + parameters['RX_QUEUE_INDEX_WIDTH'] = 8 + parameters['TX_CPL_QUEUE_INDEX_WIDTH'] = parameters['TX_QUEUE_INDEX_WIDTH'] + parameters['RX_CPL_QUEUE_INDEX_WIDTH'] = parameters['RX_QUEUE_INDEX_WIDTH'] + parameters['EVENT_QUEUE_PIPELINE'] = 3 + parameters['TX_QUEUE_PIPELINE'] = 3 + max(parameters['TX_QUEUE_INDEX_WIDTH']-12, 0) + parameters['RX_QUEUE_PIPELINE'] = 3 + max(parameters['RX_QUEUE_INDEX_WIDTH']-12, 0) + parameters['TX_CPL_QUEUE_PIPELINE'] = parameters['TX_QUEUE_PIPELINE'] + parameters['RX_CPL_QUEUE_PIPELINE'] = parameters['RX_QUEUE_PIPELINE'] + + # TX and RX engine configuration + parameters['TX_DESC_TABLE_SIZE'] = 32 + parameters['RX_DESC_TABLE_SIZE'] = 32 + + # Scheduler configuration + parameters['TX_SCHEDULER_OP_TABLE_SIZE'] = parameters['TX_DESC_TABLE_SIZE'] + parameters['TX_SCHEDULER_PIPELINE'] = parameters['TX_QUEUE_PIPELINE'] + parameters['TDMA_INDEX_WIDTH'] = 6 + + # Interface configuration + parameters['PTP_TS_ENABLE'] = 1 + parameters['TX_CPL_FIFO_DEPTH'] = 32 + parameters['TX_CHECKSUM_ENABLE'] = 1 + parameters['RX_RSS_ENABLE'] = 1 + parameters['RX_HASH_ENABLE'] = 1 + parameters['RX_CHECKSUM_ENABLE'] = 1 + parameters['TX_FIFO_DEPTH'] = 32768 + parameters['RX_FIFO_DEPTH'] = 131072 + parameters['MAX_TX_SIZE'] = 9214 + parameters['MAX_RX_SIZE'] = 9214 + parameters['TX_RAM_SIZE'] = 131072 + parameters['RX_RAM_SIZE'] = 131072 + + # Application block configuration + parameters['APP_ID'] = 0x00000000 + parameters['APP_ENABLE'] = 0 + parameters['APP_CTRL_ENABLE'] = 1 + parameters['APP_DMA_ENABLE'] = 1 + parameters['APP_AXIS_DIRECT_ENABLE'] = 1 + parameters['APP_AXIS_SYNC_ENABLE'] = 1 + parameters['APP_AXIS_IF_ENABLE'] = 1 + parameters['APP_STAT_ENABLE'] = 1 + + # DMA interface configuration + parameters['DMA_IMM_ENABLE'] = 0 + parameters['DMA_IMM_WIDTH'] = 32 + parameters['DMA_LEN_WIDTH'] = 16 + parameters['DMA_TAG_WIDTH'] = 16 + parameters['RAM_ADDR_WIDTH'] = (max(parameters['TX_RAM_SIZE'], parameters['RX_RAM_SIZE'])-1).bit_length() + parameters['RAM_PIPELINE'] = 2 + + # PCIe interface configuration + parameters['SEG_COUNT'] = 2 + parameters['SEG_DATA_WIDTH'] = 256 + parameters['SEG_EMPTY_WIDTH'] = ((parameters['SEG_DATA_WIDTH'] // 32) - 1).bit_length() + parameters['TX_SEQ_NUM_WIDTH'] = 6 + parameters['PF_COUNT'] = 1 + parameters['VF_COUNT'] = 0 + parameters['PCIE_TAG_COUNT'] = 256 + parameters['PCIE_DMA_READ_OP_TABLE_SIZE'] = parameters['PCIE_TAG_COUNT'] + parameters['PCIE_DMA_READ_TX_LIMIT'] = 16 + parameters['PCIE_DMA_READ_TX_FC_ENABLE'] = 1 + parameters['PCIE_DMA_WRITE_OP_TABLE_SIZE'] = 16 + parameters['PCIE_DMA_WRITE_TX_LIMIT'] = 3 + parameters['PCIE_DMA_WRITE_TX_FC_ENABLE'] = 1 + + # Interrupt configuration + parameters['IRQ_INDEX_WIDTH'] = parameters['EVENT_QUEUE_INDEX_WIDTH'] + + # AXI lite interface configuration (control) + parameters['AXIL_CTRL_DATA_WIDTH'] = 32 + parameters['AXIL_CTRL_ADDR_WIDTH'] = 24 + + # AXI lite interface configuration (application control) + parameters['AXIL_APP_CTRL_DATA_WIDTH'] = parameters['AXIL_CTRL_DATA_WIDTH'] + parameters['AXIL_APP_CTRL_ADDR_WIDTH'] = 24 + + # Ethernet interface configuration + parameters['AXIS_ETH_TX_PIPELINE'] = 0 + parameters['AXIS_ETH_TX_FIFO_PIPELINE'] = 2 + parameters['AXIS_ETH_TX_TS_PIPELINE'] = 0 + parameters['AXIS_ETH_RX_PIPELINE'] = 0 + parameters['AXIS_ETH_RX_FIFO_PIPELINE'] = 2 + + # Statistics counter subsystem + parameters['STAT_ENABLE'] = 1 + parameters['STAT_DMA_ENABLE'] = 1 + parameters['STAT_PCIE_ENABLE'] = 1 + parameters['STAT_INC_WIDTH'] = 24 + parameters['STAT_ID_WIDTH'] = 12 + + extra_env = {f'PARAM_{k}': str(v) for k, v in parameters.items()} + + sim_build = os.path.join(tests_dir, "sim_build", + request.node.name.replace('[', '-').replace(']', '')) + + cocotb_test.simulator.run( + python_search=[tests_dir], + verilog_sources=verilog_sources, + toplevel=toplevel, + module=module, + parameters=parameters, + sim_build=sim_build, + extra_env=extra_env, + )