mirror of
https://github.com/corundum/corundum.git
synced 2025-01-16 08:12:53 +08:00
03a49d7bc6
Signed-off-by: Alex Forencich <alex@alexforencich.com>
88 lines
2.6 KiB
Verilog
88 lines
2.6 KiB
Verilog
/*
|
|
|
|
Copyright (c) 2021 Alex Forencich
|
|
|
|
Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
of this software and associated documentation files (the "Software"), to deal
|
|
in the Software without restriction, including without limitation the rights
|
|
to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
copies of the Software, and to permit persons to whom the Software is
|
|
furnished to do so, subject to the following conditions:
|
|
|
|
The above copyright notice and this permission notice shall be included in
|
|
all copies or substantial portions of the Software.
|
|
|
|
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
|
|
FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
// Language: Verilog 2001
|
|
|
|
`resetall
|
|
`timescale 1ns / 1ps
|
|
`default_nettype none
|
|
|
|
/*
|
|
* Avalon-ST to AXI stream
|
|
*/
|
|
module avst2axis #(
|
|
parameter DATA_WIDTH = 8,
|
|
parameter KEEP_WIDTH = (DATA_WIDTH/8),
|
|
parameter KEEP_ENABLE = (DATA_WIDTH>8),
|
|
parameter EMPTY_WIDTH = $clog2(KEEP_WIDTH),
|
|
parameter BYTE_REVERSE = 0
|
|
)
|
|
(
|
|
input wire clk,
|
|
input wire rst,
|
|
|
|
output wire avst_ready,
|
|
input wire avst_valid,
|
|
input wire [DATA_WIDTH-1:0] avst_data,
|
|
input wire avst_startofpacket,
|
|
input wire avst_endofpacket,
|
|
input wire [EMPTY_WIDTH-1:0] avst_empty,
|
|
input wire avst_error,
|
|
|
|
output wire [DATA_WIDTH-1:0] axis_tdata,
|
|
output wire [KEEP_WIDTH-1:0] axis_tkeep,
|
|
output wire axis_tvalid,
|
|
input wire axis_tready,
|
|
output wire axis_tlast,
|
|
output wire axis_tuser
|
|
);
|
|
|
|
parameter BYTE_WIDTH = KEEP_ENABLE ? DATA_WIDTH / KEEP_WIDTH : DATA_WIDTH;
|
|
|
|
assign avst_ready = axis_tready;
|
|
|
|
generate
|
|
|
|
genvar n;
|
|
|
|
if (BYTE_REVERSE) begin : rev
|
|
for (n = 0; n < KEEP_WIDTH; n = n + 1) begin
|
|
assign axis_tdata[n*BYTE_WIDTH +: BYTE_WIDTH] = avst_data[(KEEP_WIDTH-n-1)*BYTE_WIDTH +: BYTE_WIDTH];
|
|
end
|
|
end else begin
|
|
assign axis_tdata = avst_data;
|
|
end
|
|
|
|
endgenerate
|
|
|
|
assign axis_tkeep = KEEP_ENABLE ? {KEEP_WIDTH{1'b1}} >> avst_empty : 0;
|
|
|
|
assign axis_tvalid = avst_valid;
|
|
assign axis_tlast = avst_endofpacket;
|
|
assign axis_tuser = avst_error;
|
|
|
|
endmodule
|
|
|
|
`resetall
|