1
0
mirror of https://github.com/corundum/corundum.git synced 2025-01-16 08:12:53 +08:00
2021-12-10 18:19:11 -08:00
..
2021-06-23 20:07:29 -07:00
2020-07-17 00:06:32 -07:00
2021-11-02 20:28:26 -07:00
2021-02-06 15:15:34 -08:00
2020-07-17 00:06:32 -07:00
2021-05-04 15:48:12 -07:00

Verilog Ethernet Alveo U50 Example Design

Introduction

This example design targets the Xilinx Alveo U50 FPGA board.

The design by default listens to UDP port 1234 at IP address 192.168.1.128 and will echo back any packets received. The design will also respond correctly to ARP requests.

  • FPGA: xcu50-fsvh2104-2-e
  • PHY: 10G BASE-R PHY IP core and internal GTY transceiver

How to build

Run make to build. Ensure that the Xilinx Vivado toolchain components are in PATH.

How to test

Run make program to program the Alveo U50 board with Vivado. Then run

netcat -u 192.168.1.128 1234

to open a UDP connection to port 1234. Any text entered into netcat will be echoed back after pressing enter.

It is also possible to use hping to test the design by running

hping 192.168.1.128 -2 -p 1234 -d 1024