mirror of
https://github.com/corundum/corundum.git
synced 2025-01-16 08:12:53 +08:00
116 lines
3.4 KiB
Verilog
116 lines
3.4 KiB
Verilog
/*
|
|
|
|
Copyright (c) 2019 Alex Forencich
|
|
|
|
Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
of this software and associated documentation files (the "Software"), to deal
|
|
in the Software without restriction, including without limitation the rights
|
|
to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
copies of the Software, and to permit persons to whom the Software is
|
|
furnished to do so, subject to the following conditions:
|
|
|
|
The above copyright notice and this permission notice shall be included in
|
|
all copies or substantial portions of the Software.
|
|
|
|
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
|
|
FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
// Language: Verilog 2001
|
|
|
|
`timescale 1ns / 1ps
|
|
|
|
/*
|
|
* AXI4-Stream frame length measurement
|
|
*/
|
|
module axis_frame_len #
|
|
(
|
|
// Width of AXI stream interfaces in bits
|
|
parameter DATA_WIDTH = 64,
|
|
// Propagate tkeep signal
|
|
// If disabled, tkeep assumed to be 1'b1
|
|
parameter KEEP_ENABLE = (DATA_WIDTH>8),
|
|
// tkeep signal width (words per cycle)
|
|
parameter KEEP_WIDTH = (DATA_WIDTH/8),
|
|
// Width of length counter
|
|
parameter LEN_WIDTH = 16
|
|
)
|
|
(
|
|
input wire clk,
|
|
input wire rst,
|
|
|
|
/*
|
|
* AXI monitor
|
|
*/
|
|
input wire [KEEP_WIDTH-1:0] monitor_axis_tkeep,
|
|
input wire monitor_axis_tvalid,
|
|
input wire monitor_axis_tready,
|
|
input wire monitor_axis_tlast,
|
|
|
|
/*
|
|
* Status
|
|
*/
|
|
output wire [LEN_WIDTH-1:0] frame_len,
|
|
output wire frame_len_valid
|
|
);
|
|
|
|
reg [LEN_WIDTH-1:0] frame_len_reg = 0, frame_len_next;
|
|
reg frame_len_valid_reg = 1'b0, frame_len_valid_next;
|
|
reg frame_reg = 1'b0, frame_next;
|
|
|
|
assign frame_len = frame_len_reg;
|
|
assign frame_len_valid = frame_len_valid_reg;
|
|
|
|
integer offset, i, bit_cnt;
|
|
|
|
always @* begin
|
|
frame_len_next = frame_len_reg;
|
|
frame_len_valid_next = 1'b0;
|
|
frame_next = frame_reg;
|
|
|
|
if (monitor_axis_tready && monitor_axis_tvalid) begin
|
|
// valid transfer cycle
|
|
|
|
if (monitor_axis_tlast) begin
|
|
// end of frame
|
|
frame_len_valid_next = 1'b1;
|
|
frame_next = 1'b0;
|
|
end else if (!frame_reg) begin
|
|
// first word after end of frame
|
|
frame_len_next = 0;
|
|
frame_next = 1'b1;
|
|
end
|
|
|
|
// increment frame length by number of words transferred
|
|
if (KEEP_ENABLE) begin
|
|
bit_cnt = 0;
|
|
for (i = 0; i <= KEEP_WIDTH; i = i + 1) begin
|
|
if (monitor_axis_tkeep == ({KEEP_WIDTH{1'b1}}) >> (KEEP_WIDTH-i)) bit_cnt = i;
|
|
end
|
|
frame_len_next = frame_len_next + bit_cnt;
|
|
end else begin
|
|
frame_len_next = frame_len_next + 1;
|
|
end
|
|
end
|
|
end
|
|
|
|
always @(posedge clk) begin
|
|
if (rst) begin
|
|
frame_len_reg <= 0;
|
|
frame_len_valid_reg <= 0;
|
|
frame_reg <= 1'b0;
|
|
end else begin
|
|
frame_len_reg <= frame_len_next;
|
|
frame_len_valid_reg <= frame_len_valid_next;
|
|
frame_reg <= frame_next;
|
|
end
|
|
end
|
|
|
|
endmodule
|