mirror of
https://github.com/corundum/corundum.git
synced 2025-01-16 08:12:53 +08:00
374 lines
12 KiB
Python
Executable File
374 lines
12 KiB
Python
Executable File
#!/usr/bin/env python
|
|
"""eth_mux
|
|
|
|
Generates an Ethernet mux with the specified number of ports
|
|
|
|
Usage: eth_mux [OPTION]...
|
|
-?, --help display this help and exit
|
|
-p, --ports specify number of ports
|
|
-n, --name specify module name
|
|
-o, --output specify output file name
|
|
"""
|
|
|
|
import io
|
|
import sys
|
|
import getopt
|
|
from math import *
|
|
from jinja2 import Template
|
|
|
|
class Usage(Exception):
|
|
def __init__(self, msg):
|
|
self.msg = msg
|
|
|
|
def main(argv=None):
|
|
if argv is None:
|
|
argv = sys.argv
|
|
try:
|
|
try:
|
|
opts, args = getopt.getopt(argv[1:], "?n:p:o:", ["help", "name=", "ports=", "output="])
|
|
except getopt.error as msg:
|
|
raise Usage(msg)
|
|
# more code, unchanged
|
|
except Usage as err:
|
|
print(err.msg, file=sys.stderr)
|
|
print("for help use --help", file=sys.stderr)
|
|
return 2
|
|
|
|
ports = 4
|
|
name = None
|
|
out_name = None
|
|
|
|
# process options
|
|
for o, a in opts:
|
|
if o in ('-?', '--help'):
|
|
print(__doc__)
|
|
sys.exit(0)
|
|
if o in ('-p', '--ports'):
|
|
ports = int(a)
|
|
if o in ('-n', '--name'):
|
|
name = a
|
|
if o in ('-o', '--output'):
|
|
out_name = a
|
|
|
|
if name is None:
|
|
name = "eth_mux_{0}".format(ports)
|
|
|
|
if out_name is None:
|
|
out_name = name + ".v"
|
|
|
|
print("Opening file '%s'..." % out_name)
|
|
|
|
try:
|
|
out_file = open(out_name, 'w')
|
|
except Exception as ex:
|
|
print("Error opening \"%s\": %s" %(out_name, ex.strerror), file=sys.stderr)
|
|
exit(1)
|
|
|
|
print("Generating {0} port Ethernet mux {1}...".format(ports, name))
|
|
|
|
select_width = ceil(log2(ports))
|
|
|
|
t = Template(u"""/*
|
|
|
|
Copyright (c) 2014 Alex Forencich
|
|
|
|
Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
of this software and associated documentation files (the "Software"), to deal
|
|
in the Software without restriction, including without limitation the rights
|
|
to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
copies of the Software, and to permit persons to whom the Software is
|
|
furnished to do so, subject to the following conditions:
|
|
|
|
The above copyright notice and this permission notice shall be included in
|
|
all copies or substantial portions of the Software.
|
|
|
|
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
|
|
FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
// Language: Verilog 2001
|
|
|
|
`timescale 1ns / 1ps
|
|
|
|
/*
|
|
* Ethernet {{n}} port multiplexer
|
|
*/
|
|
module {{name}}
|
|
(
|
|
input wire clk,
|
|
input wire rst,
|
|
|
|
/*
|
|
* Ethernet frame inputs
|
|
*/
|
|
{%- for p in ports %}
|
|
input wire input_{{p}}_eth_hdr_valid,
|
|
output wire input_{{p}}_eth_hdr_ready,
|
|
input wire [47:0] input_{{p}}_eth_dest_mac,
|
|
input wire [47:0] input_{{p}}_eth_src_mac,
|
|
input wire [15:0] input_{{p}}_eth_type,
|
|
input wire [7:0] input_{{p}}_eth_payload_tdata,
|
|
input wire input_{{p}}_eth_payload_tvalid,
|
|
output wire input_{{p}}_eth_payload_tready,
|
|
input wire input_{{p}}_eth_payload_tlast,
|
|
input wire input_{{p}}_eth_payload_tuser,
|
|
{% endfor %}
|
|
/*
|
|
* Ethernet frame output
|
|
*/
|
|
output wire output_eth_hdr_valid,
|
|
input wire output_eth_hdr_ready,
|
|
output wire [47:0] output_eth_dest_mac,
|
|
output wire [47:0] output_eth_src_mac,
|
|
output wire [15:0] output_eth_type,
|
|
output wire [7:0] output_eth_payload_tdata,
|
|
output wire output_eth_payload_tvalid,
|
|
input wire output_eth_payload_tready,
|
|
output wire output_eth_payload_tlast,
|
|
output wire output_eth_payload_tuser,
|
|
|
|
/*
|
|
* Control
|
|
*/
|
|
input wire enable,
|
|
input wire [{{w-1}}:0] select
|
|
);
|
|
|
|
reg [{{w-1}}:0] select_reg = 0, select_next;
|
|
reg frame_reg = 0, frame_next;
|
|
{% for p in ports %}
|
|
reg input_{{p}}_eth_hdr_ready_reg = 0, input_{{p}}_eth_hdr_ready_next;
|
|
{%- endfor %}
|
|
{% for p in ports %}
|
|
reg input_{{p}}_eth_payload_tready_reg = 0, input_{{p}}_eth_payload_tready_next;
|
|
{%- endfor %}
|
|
|
|
reg output_eth_hdr_valid_reg = 0, output_eth_hdr_valid_next;
|
|
reg [47:0] output_eth_dest_mac_reg = 0, output_eth_dest_mac_next;
|
|
reg [47:0] output_eth_src_mac_reg = 0, output_eth_src_mac_next;
|
|
reg [15:0] output_eth_type_reg = 0, output_eth_type_next;
|
|
|
|
// internal datapath
|
|
reg [7:0] output_eth_payload_tdata_int;
|
|
reg output_eth_payload_tvalid_int;
|
|
reg output_eth_payload_tready_int = 0;
|
|
reg output_eth_payload_tlast_int;
|
|
reg output_eth_payload_tuser_int;
|
|
wire output_eth_payload_tready_int_early;
|
|
{% for p in ports %}
|
|
assign input_{{p}}_eth_hdr_ready = input_{{p}}_eth_hdr_ready_reg;
|
|
{%- endfor %}
|
|
{% for p in ports %}
|
|
assign input_{{p}}_eth_payload_tready = input_{{p}}_eth_payload_tready_reg;
|
|
{%- endfor %}
|
|
|
|
assign output_eth_hdr_valid = output_eth_hdr_valid_reg;
|
|
assign output_eth_dest_mac = output_eth_dest_mac_reg;
|
|
assign output_eth_src_mac = output_eth_src_mac_reg;
|
|
assign output_eth_type = output_eth_type_reg;
|
|
|
|
// mux for start of packet detection
|
|
reg selected_input_eth_hdr_valid;
|
|
reg [47:0] selected_input_eth_dest_mac;
|
|
reg [47:0] selected_input_eth_src_mac;
|
|
reg [15:0] selected_input_eth_type;
|
|
always @* begin
|
|
case (select)
|
|
{%- for p in ports %}
|
|
{{w}}'d{{p}}: begin
|
|
selected_input_eth_hdr_valid = input_{{p}}_eth_hdr_valid;
|
|
selected_input_eth_dest_mac = input_{{p}}_eth_dest_mac;
|
|
selected_input_eth_src_mac = input_{{p}}_eth_src_mac;
|
|
selected_input_eth_type = input_{{p}}_eth_type;
|
|
end
|
|
{%- endfor %}
|
|
endcase
|
|
end
|
|
|
|
// mux for incoming packet
|
|
reg [7:0] current_input_tdata;
|
|
reg current_input_tvalid;
|
|
reg current_input_tready;
|
|
reg current_input_tlast;
|
|
reg current_input_tuser;
|
|
always @* begin
|
|
case (select_reg)
|
|
{%- for p in ports %}
|
|
{{w}}'d{{p}}: begin
|
|
current_input_tdata = input_{{p}}_eth_payload_tdata;
|
|
current_input_tvalid = input_{{p}}_eth_payload_tvalid;
|
|
current_input_tready = input_{{p}}_eth_payload_tready;
|
|
current_input_tlast = input_{{p}}_eth_payload_tlast;
|
|
current_input_tuser = input_{{p}}_eth_payload_tuser;
|
|
end
|
|
{%- endfor %}
|
|
endcase
|
|
end
|
|
|
|
always @* begin
|
|
select_next = select_reg;
|
|
frame_next = frame_reg;
|
|
{% for p in ports %}
|
|
input_{{p}}_eth_hdr_ready_next = input_{{p}}_eth_hdr_ready_reg & ~input_{{p}}_eth_hdr_valid;
|
|
{%- endfor %}
|
|
{% for p in ports %}
|
|
input_{{p}}_eth_payload_tready_next = 0;
|
|
{%- endfor %}
|
|
|
|
output_eth_hdr_valid_next = output_eth_hdr_valid_reg & ~output_eth_hdr_ready;
|
|
output_eth_dest_mac_next = output_eth_dest_mac_reg;
|
|
output_eth_src_mac_next = output_eth_src_mac_reg;
|
|
output_eth_type_next = output_eth_type_reg;
|
|
|
|
if (frame_reg) begin
|
|
if (current_input_tvalid & current_input_tready) begin
|
|
// end of frame detection
|
|
frame_next = ~current_input_tlast;
|
|
end
|
|
end else if (enable & ~output_eth_hdr_valid & selected_input_eth_hdr_valid) begin
|
|
// start of frame, grab select value
|
|
frame_next = 1;
|
|
select_next = select;
|
|
|
|
case (select_next)
|
|
{%- for p in ports %}
|
|
{{w}}'d{{p}}: input_{{p}}_eth_hdr_ready_next = 1;
|
|
{%- endfor %}
|
|
endcase
|
|
|
|
output_eth_hdr_valid_next = 1;
|
|
output_eth_dest_mac_next = selected_input_eth_dest_mac;
|
|
output_eth_src_mac_next = selected_input_eth_src_mac;
|
|
output_eth_type_next = selected_input_eth_type;
|
|
end
|
|
|
|
// generate ready signal on selected port
|
|
case (select_next)
|
|
{%- for p in ports %}
|
|
{{w}}'d{{p}}: input_{{p}}_eth_payload_tready_next = output_eth_payload_tready_int_early & frame_next;
|
|
{%- endfor %}
|
|
endcase
|
|
|
|
// pass through selected packet data
|
|
output_eth_payload_tdata_int = current_input_tdata;
|
|
output_eth_payload_tvalid_int = current_input_tvalid & current_input_tready & frame_reg;
|
|
output_eth_payload_tlast_int = current_input_tlast;
|
|
output_eth_payload_tuser_int = current_input_tuser;
|
|
end
|
|
|
|
always @(posedge clk or posedge rst) begin
|
|
if (rst) begin
|
|
select_reg <= 0;
|
|
frame_reg <= 0;
|
|
{%- for p in ports %}
|
|
input_{{p}}_eth_hdr_ready_reg <= 0;
|
|
{%- endfor %}
|
|
{%- for p in ports %}
|
|
input_{{p}}_eth_payload_tready_reg <= 0;
|
|
{%- endfor %}
|
|
output_eth_hdr_valid_reg <= 0;
|
|
output_eth_dest_mac_reg <= 0;
|
|
output_eth_src_mac_reg <= 0;
|
|
output_eth_type_reg <= 0;
|
|
end else begin
|
|
select_reg <= select_next;
|
|
frame_reg <= frame_next;
|
|
{%- for p in ports %}
|
|
input_{{p}}_eth_hdr_ready_reg <= input_{{p}}_eth_hdr_ready_next;
|
|
{%- endfor %}
|
|
{%- for p in ports %}
|
|
input_{{p}}_eth_payload_tready_reg <= input_{{p}}_eth_payload_tready_next;
|
|
{%- endfor %}
|
|
output_eth_hdr_valid_reg <= output_eth_hdr_valid_next;
|
|
output_eth_dest_mac_reg <= output_eth_dest_mac_next;
|
|
output_eth_src_mac_reg <= output_eth_src_mac_next;
|
|
output_eth_type_reg <= output_eth_type_next;
|
|
end
|
|
end
|
|
|
|
// output datapath logic
|
|
reg [7:0] output_eth_payload_tdata_reg = 0;
|
|
reg output_eth_payload_tvalid_reg = 0;
|
|
reg output_eth_payload_tlast_reg = 0;
|
|
reg output_eth_payload_tuser_reg = 0;
|
|
|
|
reg [7:0] temp_eth_payload_tdata_reg = 0;
|
|
reg temp_eth_payload_tvalid_reg = 0;
|
|
reg temp_eth_payload_tlast_reg = 0;
|
|
reg temp_eth_payload_tuser_reg = 0;
|
|
|
|
assign output_eth_payload_tdata = output_eth_payload_tdata_reg;
|
|
assign output_eth_payload_tvalid = output_eth_payload_tvalid_reg;
|
|
assign output_eth_payload_tlast = output_eth_payload_tlast_reg;
|
|
assign output_eth_payload_tuser = output_eth_payload_tuser_reg;
|
|
|
|
// enable ready input next cycle if output is ready or if there is space in both output registers or if there is space in the temp register that will not be filled next cycle
|
|
assign output_eth_payload_tready_int_early = output_eth_payload_tready | (~temp_eth_payload_tvalid_reg & ~output_eth_payload_tvalid_reg) | (~temp_eth_payload_tvalid_reg & ~output_eth_payload_tvalid_int);
|
|
|
|
always @(posedge clk or posedge rst) begin
|
|
if (rst) begin
|
|
output_eth_payload_tdata_reg <= 0;
|
|
output_eth_payload_tvalid_reg <= 0;
|
|
output_eth_payload_tlast_reg <= 0;
|
|
output_eth_payload_tuser_reg <= 0;
|
|
output_eth_payload_tready_int <= 0;
|
|
temp_eth_payload_tdata_reg <= 0;
|
|
temp_eth_payload_tvalid_reg <= 0;
|
|
temp_eth_payload_tlast_reg <= 0;
|
|
temp_eth_payload_tuser_reg <= 0;
|
|
end else begin
|
|
// transfer sink ready state to source
|
|
output_eth_payload_tready_int <= output_eth_payload_tready_int_early;
|
|
|
|
if (output_eth_payload_tready_int) begin
|
|
// input is ready
|
|
if (output_eth_payload_tready | ~output_eth_payload_tvalid_reg) begin
|
|
// output is ready or currently not valid, transfer data to output
|
|
output_eth_payload_tdata_reg <= output_eth_payload_tdata_int;
|
|
output_eth_payload_tvalid_reg <= output_eth_payload_tvalid_int;
|
|
output_eth_payload_tlast_reg <= output_eth_payload_tlast_int;
|
|
output_eth_payload_tuser_reg <= output_eth_payload_tuser_int;
|
|
end else begin
|
|
// output is not ready, store input in temp
|
|
temp_eth_payload_tdata_reg <= output_eth_payload_tdata_int;
|
|
temp_eth_payload_tvalid_reg <= output_eth_payload_tvalid_int;
|
|
temp_eth_payload_tlast_reg <= output_eth_payload_tlast_int;
|
|
temp_eth_payload_tuser_reg <= output_eth_payload_tuser_int;
|
|
end
|
|
end else if (output_eth_payload_tready) begin
|
|
// input is not ready, but output is ready
|
|
output_eth_payload_tdata_reg <= temp_eth_payload_tdata_reg;
|
|
output_eth_payload_tvalid_reg <= temp_eth_payload_tvalid_reg;
|
|
output_eth_payload_tlast_reg <= temp_eth_payload_tlast_reg;
|
|
output_eth_payload_tuser_reg <= temp_eth_payload_tuser_reg;
|
|
temp_eth_payload_tdata_reg <= 0;
|
|
temp_eth_payload_tvalid_reg <= 0;
|
|
temp_eth_payload_tlast_reg <= 0;
|
|
temp_eth_payload_tuser_reg <= 0;
|
|
end
|
|
end
|
|
end
|
|
|
|
endmodule
|
|
|
|
""")
|
|
|
|
out_file.write(t.render(
|
|
n=ports,
|
|
w=select_width,
|
|
name=name,
|
|
ports=range(ports)
|
|
))
|
|
|
|
print("Done")
|
|
|
|
if __name__ == "__main__":
|
|
sys.exit(main())
|
|
|