mirror of
https://github.com/corundum/corundum.git
synced 2025-01-16 08:12:53 +08:00
Verilog Ethernet VCU1525 Example Design
Introduction
This example design targets the Xilinx VCU1525 FPGA board.
The design by default listens to UDP port 1234 at IP address 192.168.1.128 and will echo back any packets received. The design will also respond correctly to ARP requests. The design also enables the gigabit Ethernet interface for testing with a QSFP loopback adapter.
FPGA: xcvu9p-fsgd2104-2L-e PHY: 10G BASE-R PHY IP core and internal GTY transceiver
How to build
Run make to build. Ensure that the Xilinx Vivado toolchain components are in PATH.
How to test
Run make program to program the VCU1525 board with Vivado. Then run netcat -u 192.168.1.128 1234 to open a UDP connection to port 1234. Any text entered into netcat will be echoed back after pressing enter.