mirror of
https://github.com/corundum/corundum.git
synced 2025-01-16 08:12:53 +08:00
31 lines
780 B
Markdown
31 lines
780 B
Markdown
# Verilog Ethernet Arty Example Design
|
|
|
|
## Introduction
|
|
|
|
This example design targets the Digilent Arty FPGA board.
|
|
|
|
The design by default listens to UDP port 1234 at IP address 192.168.1.128 and
|
|
will echo back any packets received. The design will also respond correctly
|
|
to ARP requests.
|
|
|
|
* FPGA: XC7A35TICSG324-1L
|
|
* PHY: TI DP83848J
|
|
|
|
## How to build
|
|
|
|
Run make to build. Ensure that the Xilinx Vivado toolchain components are
|
|
in PATH.
|
|
|
|
## How to test
|
|
|
|
Run make program to program the Arty board with Vivado. Then run
|
|
|
|
netcat -u 192.168.1.128 1234
|
|
|
|
to open a UDP connection to port 1234. Any text entered into netcat will be
|
|
echoed back after pressing enter.
|
|
|
|
It is also possible to use hping to test the design by running
|
|
|
|
hping 192.168.1.128 -2 -p 1234 -d 1024
|