mirror of
https://github.com/corundum/corundum.git
synced 2025-01-16 08:12:53 +08:00
351 lines
10 KiB
Python
Executable File
351 lines
10 KiB
Python
Executable File
#!/usr/bin/env python
|
|
"""
|
|
|
|
Copyright (c) 2014-2018 Alex Forencich
|
|
|
|
Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
of this software and associated documentation files (the "Software"), to deal
|
|
in the Software without restriction, including without limitation the rights
|
|
to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
copies of the Software, and to permit persons to whom the Software is
|
|
furnished to do so, subject to the following conditions:
|
|
|
|
The above copyright notice and this permission notice shall be included in
|
|
all copies or substantial portions of the Software.
|
|
|
|
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
|
|
FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
THE SOFTWARE.
|
|
|
|
"""
|
|
|
|
from myhdl import *
|
|
import os
|
|
|
|
import axis_ep
|
|
import eth_ep
|
|
|
|
module = 'eth_axis_rx'
|
|
testbench = 'test_%s' % module
|
|
|
|
srcs = []
|
|
|
|
srcs.append("../rtl/%s.v" % module)
|
|
srcs.append("%s.v" % testbench)
|
|
|
|
src = ' '.join(srcs)
|
|
|
|
build_cmd = "iverilog -o %s.vvp %s" % (testbench, src)
|
|
|
|
def bench():
|
|
|
|
# Inputs
|
|
clk = Signal(bool(0))
|
|
rst = Signal(bool(0))
|
|
current_test = Signal(intbv(0)[8:])
|
|
|
|
s_axis_tdata = Signal(intbv(0)[8:])
|
|
s_axis_tvalid = Signal(bool(0))
|
|
s_axis_tlast = Signal(bool(0))
|
|
s_axis_tuser = Signal(bool(0))
|
|
m_eth_payload_axis_tready = Signal(bool(0))
|
|
m_eth_hdr_ready = Signal(bool(0))
|
|
|
|
# Outputs
|
|
s_axis_tready = Signal(bool(0))
|
|
m_eth_hdr_valid = Signal(bool(0))
|
|
m_eth_dest_mac = Signal(intbv(0)[48:])
|
|
m_eth_src_mac = Signal(intbv(0)[48:])
|
|
m_eth_type = Signal(intbv(0)[16:])
|
|
m_eth_payload_axis_tdata = Signal(intbv(0)[8:])
|
|
m_eth_payload_axis_tvalid = Signal(bool(0))
|
|
m_eth_payload_axis_tlast = Signal(bool(0))
|
|
m_eth_payload_axis_tuser = Signal(bool(0))
|
|
busy = Signal(bool(0))
|
|
error_header_early_termination = Signal(bool(0))
|
|
|
|
# sources and sinks
|
|
source_pause = Signal(bool(0))
|
|
sink_pause = Signal(bool(0))
|
|
|
|
source = axis_ep.AXIStreamSource()
|
|
|
|
source_logic = source.create_logic(
|
|
clk,
|
|
rst,
|
|
tdata=s_axis_tdata,
|
|
tvalid=s_axis_tvalid,
|
|
tready=s_axis_tready,
|
|
tlast=s_axis_tlast,
|
|
tuser=s_axis_tuser,
|
|
pause=source_pause,
|
|
name='source'
|
|
)
|
|
|
|
sink = eth_ep.EthFrameSink()
|
|
|
|
sink_logic = sink.create_logic(
|
|
clk,
|
|
rst,
|
|
eth_hdr_ready=m_eth_hdr_ready,
|
|
eth_hdr_valid=m_eth_hdr_valid,
|
|
eth_dest_mac=m_eth_dest_mac,
|
|
eth_src_mac=m_eth_src_mac,
|
|
eth_type=m_eth_type,
|
|
eth_payload_tdata=m_eth_payload_axis_tdata,
|
|
eth_payload_tvalid=m_eth_payload_axis_tvalid,
|
|
eth_payload_tready=m_eth_payload_axis_tready,
|
|
eth_payload_tlast=m_eth_payload_axis_tlast,
|
|
eth_payload_tuser=m_eth_payload_axis_tuser,
|
|
pause=sink_pause,
|
|
name='sink'
|
|
)
|
|
|
|
# DUT
|
|
if os.system(build_cmd):
|
|
raise Exception("Error running build command")
|
|
|
|
dut = Cosimulation(
|
|
"vvp -m myhdl %s.vvp -lxt2" % testbench,
|
|
clk=clk,
|
|
rst=rst,
|
|
current_test=current_test,
|
|
|
|
s_axis_tdata=s_axis_tdata,
|
|
s_axis_tvalid=s_axis_tvalid,
|
|
s_axis_tready=s_axis_tready,
|
|
s_axis_tlast=s_axis_tlast,
|
|
s_axis_tuser=s_axis_tuser,
|
|
|
|
m_eth_hdr_valid=m_eth_hdr_valid,
|
|
m_eth_hdr_ready=m_eth_hdr_ready,
|
|
m_eth_dest_mac=m_eth_dest_mac,
|
|
m_eth_src_mac=m_eth_src_mac,
|
|
m_eth_type=m_eth_type,
|
|
m_eth_payload_axis_tdata=m_eth_payload_axis_tdata,
|
|
m_eth_payload_axis_tvalid=m_eth_payload_axis_tvalid,
|
|
m_eth_payload_axis_tready=m_eth_payload_axis_tready,
|
|
m_eth_payload_axis_tlast=m_eth_payload_axis_tlast,
|
|
m_eth_payload_axis_tuser=m_eth_payload_axis_tuser,
|
|
|
|
busy=busy,
|
|
error_header_early_termination=error_header_early_termination
|
|
)
|
|
|
|
@always(delay(4))
|
|
def clkgen():
|
|
clk.next = not clk
|
|
|
|
error_header_early_termination_asserted = Signal(bool(0))
|
|
|
|
@always(clk.posedge)
|
|
def monitor():
|
|
if (error_header_early_termination):
|
|
error_header_early_termination_asserted.next = 1
|
|
|
|
def wait_normal():
|
|
while s_axis_tvalid or m_eth_payload_axis_tvalid:
|
|
yield clk.posedge
|
|
|
|
def wait_pause_source():
|
|
while s_axis_tvalid or m_eth_payload_axis_tvalid:
|
|
yield clk.posedge
|
|
yield clk.posedge
|
|
source_pause.next = False
|
|
yield clk.posedge
|
|
source_pause.next = True
|
|
yield clk.posedge
|
|
|
|
source_pause.next = False
|
|
|
|
def wait_pause_sink():
|
|
while s_axis_tvalid or m_eth_payload_axis_tvalid:
|
|
sink_pause.next = True
|
|
yield clk.posedge
|
|
yield clk.posedge
|
|
yield clk.posedge
|
|
sink_pause.next = False
|
|
yield clk.posedge
|
|
|
|
@instance
|
|
def check():
|
|
yield delay(100)
|
|
yield clk.posedge
|
|
rst.next = 1
|
|
yield clk.posedge
|
|
rst.next = 0
|
|
yield clk.posedge
|
|
yield delay(100)
|
|
yield clk.posedge
|
|
|
|
for payload_len in range(1,18):
|
|
yield clk.posedge
|
|
print("test 1: test packet, length %d" % payload_len)
|
|
current_test.next = 1
|
|
|
|
test_frame = eth_ep.EthFrame()
|
|
test_frame.eth_dest_mac = 0xDAD1D2D3D4D5
|
|
test_frame.eth_src_mac = 0x5A5152535455
|
|
test_frame.eth_type = 0x8000
|
|
test_frame.payload = bytearray(range(payload_len))
|
|
|
|
axis_frame = test_frame.build_axis()
|
|
|
|
for wait in wait_normal, wait_pause_source, wait_pause_sink:
|
|
source.send(axis_frame)
|
|
yield clk.posedge
|
|
yield clk.posedge
|
|
|
|
yield wait()
|
|
|
|
yield sink.wait()
|
|
rx_frame = sink.recv()
|
|
|
|
assert rx_frame == test_frame
|
|
|
|
assert sink.empty()
|
|
|
|
yield delay(100)
|
|
|
|
yield clk.posedge
|
|
print("test 2: back-to-back packets, length %d" % payload_len)
|
|
current_test.next = 2
|
|
|
|
test_frame1 = eth_ep.EthFrame()
|
|
test_frame1.eth_dest_mac = 0xDAD1D2D3D4D5
|
|
test_frame1.eth_src_mac = 0x5A5152535455
|
|
test_frame1.eth_type = 0x8000
|
|
test_frame1.payload = bytearray(range(payload_len))
|
|
test_frame2 = eth_ep.EthFrame()
|
|
test_frame2.eth_dest_mac = 0xDAD1D2D3D4D5
|
|
test_frame2.eth_src_mac = 0x5A5152535455
|
|
test_frame2.eth_type = 0x8000
|
|
test_frame2.payload = bytearray(range(payload_len))
|
|
|
|
axis_frame1 = test_frame1.build_axis()
|
|
axis_frame2 = test_frame2.build_axis()
|
|
|
|
for wait in wait_normal, wait_pause_source, wait_pause_sink:
|
|
source.send(axis_frame1)
|
|
source.send(axis_frame2)
|
|
yield clk.posedge
|
|
yield clk.posedge
|
|
|
|
yield wait()
|
|
|
|
yield sink.wait()
|
|
rx_frame = sink.recv()
|
|
|
|
assert rx_frame == test_frame1
|
|
|
|
yield sink.wait()
|
|
rx_frame = sink.recv()
|
|
|
|
assert rx_frame == test_frame2
|
|
|
|
assert sink.empty()
|
|
|
|
yield delay(100)
|
|
|
|
yield clk.posedge
|
|
print("test 3: tuser assert, length %d" % payload_len)
|
|
current_test.next = 3
|
|
|
|
test_frame1 = eth_ep.EthFrame()
|
|
test_frame1.eth_dest_mac = 0xDAD1D2D3D4D5
|
|
test_frame1.eth_src_mac = 0x5A5152535455
|
|
test_frame1.eth_type = 0x8000
|
|
test_frame1.payload = bytearray(range(payload_len))
|
|
test_frame2 = eth_ep.EthFrame()
|
|
test_frame2.eth_dest_mac = 0xDAD1D2D3D4D5
|
|
test_frame2.eth_src_mac = 0x5A5152535455
|
|
test_frame2.eth_type = 0x8000
|
|
test_frame2.payload = bytearray(range(payload_len))
|
|
|
|
axis_frame1 = test_frame1.build_axis()
|
|
axis_frame2 = test_frame2.build_axis()
|
|
|
|
axis_frame1.user = 1
|
|
|
|
for wait in wait_normal, wait_pause_source, wait_pause_sink:
|
|
source.send(axis_frame1)
|
|
source.send(axis_frame2)
|
|
yield clk.posedge
|
|
yield clk.posedge
|
|
|
|
yield wait()
|
|
|
|
yield sink.wait()
|
|
rx_frame = sink.recv()
|
|
|
|
assert rx_frame == test_frame1
|
|
assert rx_frame.payload.user[-1]
|
|
|
|
yield sink.wait()
|
|
rx_frame = sink.recv()
|
|
|
|
assert rx_frame == test_frame2
|
|
|
|
assert sink.empty()
|
|
|
|
yield delay(100)
|
|
|
|
for length in range(1,15):
|
|
yield clk.posedge
|
|
print("test 4: truncated packet, length %d" % length)
|
|
current_test.next = 4
|
|
|
|
test_frame1 = eth_ep.EthFrame()
|
|
test_frame1.eth_dest_mac = 0xDAD1D2D3D4D5
|
|
test_frame1.eth_src_mac = 0x5A5152535455
|
|
test_frame1.eth_type = 0x8000
|
|
test_frame1.payload = bytearray(range(16))
|
|
test_frame2 = eth_ep.EthFrame()
|
|
test_frame2.eth_dest_mac = 0xDAD1D2D3D4D5
|
|
test_frame2.eth_src_mac = 0x5A5152535455
|
|
test_frame2.eth_type = 0x8000
|
|
test_frame2.payload = bytearray(range(16))
|
|
|
|
axis_frame1 = test_frame1.build_axis()
|
|
axis_frame2 = test_frame2.build_axis()
|
|
|
|
axis_frame1.data = axis_frame1.data[:length]
|
|
|
|
for wait in wait_normal, wait_pause_source, wait_pause_sink:
|
|
error_header_early_termination_asserted.next = 0
|
|
|
|
source.send(axis_frame1)
|
|
source.send(axis_frame2)
|
|
yield clk.posedge
|
|
yield clk.posedge
|
|
|
|
yield wait()
|
|
|
|
yield sink.wait()
|
|
rx_frame = sink.recv()
|
|
|
|
assert error_header_early_termination_asserted
|
|
|
|
assert rx_frame == test_frame2
|
|
|
|
assert sink.empty()
|
|
|
|
yield delay(100)
|
|
|
|
raise StopSimulation
|
|
|
|
return instances()
|
|
|
|
def test_bench():
|
|
sim = Simulation(bench())
|
|
sim.run()
|
|
|
|
if __name__ == '__main__':
|
|
print("Running test...")
|
|
test_bench()
|
|
|