mirror of
https://github.com/corundum/corundum.git
synced 2025-01-16 08:12:53 +08:00
340 lines
13 KiB
Verilog
340 lines
13 KiB
Verilog
/*
|
|
|
|
Copyright (c) 2014-2017 Alex Forencich
|
|
|
|
Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
of this software and associated documentation files (the "Software"), to deal
|
|
in the Software without restriction, including without limitation the rights
|
|
to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
copies of the Software, and to permit persons to whom the Software is
|
|
furnished to do so, subject to the following conditions:
|
|
|
|
The above copyright notice and this permission notice shall be included in
|
|
all copies or substantial portions of the Software.
|
|
|
|
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
|
|
FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
// Language: Verilog 2001
|
|
|
|
`timescale 1ns / 1ps
|
|
|
|
/*
|
|
* ARP ethernet frame transmitter (ARP frame in, Ethernet frame out)
|
|
*/
|
|
module arp_eth_tx
|
|
(
|
|
input wire clk,
|
|
input wire rst,
|
|
|
|
/*
|
|
* ARP frame input
|
|
*/
|
|
input wire input_frame_valid,
|
|
output wire input_frame_ready,
|
|
input wire [47:0] input_eth_dest_mac,
|
|
input wire [47:0] input_eth_src_mac,
|
|
input wire [15:0] input_eth_type,
|
|
input wire [15:0] input_arp_htype,
|
|
input wire [15:0] input_arp_ptype,
|
|
input wire [15:0] input_arp_oper,
|
|
input wire [47:0] input_arp_sha,
|
|
input wire [31:0] input_arp_spa,
|
|
input wire [47:0] input_arp_tha,
|
|
input wire [31:0] input_arp_tpa,
|
|
|
|
/*
|
|
* Ethernet frame output
|
|
*/
|
|
output wire output_eth_hdr_valid,
|
|
input wire output_eth_hdr_ready,
|
|
output wire [47:0] output_eth_dest_mac,
|
|
output wire [47:0] output_eth_src_mac,
|
|
output wire [15:0] output_eth_type,
|
|
output wire [7:0] output_eth_payload_tdata,
|
|
output wire output_eth_payload_tvalid,
|
|
input wire output_eth_payload_tready,
|
|
output wire output_eth_payload_tlast,
|
|
output wire output_eth_payload_tuser,
|
|
|
|
/*
|
|
* Status signals
|
|
*/
|
|
output wire busy
|
|
);
|
|
|
|
/*
|
|
|
|
ARP Frame
|
|
|
|
Field Length
|
|
Destination MAC address 6 octets
|
|
Source MAC address 6 octets
|
|
Ethertype (0x0806) 2 octets
|
|
HTYPE (1) 2 octets
|
|
PTYPE (0x0800) 2 octets
|
|
HLEN (6) 1 octets
|
|
PLEN (4) 1 octets
|
|
OPER 2 octets
|
|
SHA Sender MAC 6 octets
|
|
SPA Sender IP 4 octets
|
|
THA Target MAC 6 octets
|
|
TPA Target IP 4 octets
|
|
|
|
This module receives an ARP frame with header fields in parallel and
|
|
transmits the complete Ethernet payload on an AXI interface.
|
|
|
|
*/
|
|
|
|
localparam [1:0]
|
|
STATE_IDLE = 2'd0,
|
|
STATE_WRITE_HEADER = 2'd1;
|
|
|
|
reg [1:0] state_reg = STATE_IDLE, state_next;
|
|
|
|
// datapath control signals
|
|
reg store_frame;
|
|
|
|
reg [7:0] frame_ptr_reg = 8'd0, frame_ptr_next;
|
|
|
|
reg [15:0] arp_htype_reg = 16'd0;
|
|
reg [15:0] arp_ptype_reg = 16'd0;
|
|
reg [15:0] arp_oper_reg = 16'd0;
|
|
reg [47:0] arp_sha_reg = 48'd0;
|
|
reg [31:0] arp_spa_reg = 32'd0;
|
|
reg [47:0] arp_tha_reg = 48'd0;
|
|
reg [31:0] arp_tpa_reg = 32'd0;
|
|
|
|
reg input_frame_ready_reg = 1'b0, input_frame_ready_next;
|
|
|
|
reg output_eth_hdr_valid_reg = 1'b0, output_eth_hdr_valid_next;
|
|
reg [47:0] output_eth_dest_mac_reg = 48'd0;
|
|
reg [47:0] output_eth_src_mac_reg = 48'd0;
|
|
reg [15:0] output_eth_type_reg = 16'd0;
|
|
|
|
reg busy_reg = 1'b0;
|
|
|
|
// internal datapath
|
|
reg [7:0] output_eth_payload_tdata_int;
|
|
reg output_eth_payload_tvalid_int;
|
|
reg output_eth_payload_tready_int_reg = 1'b0;
|
|
reg output_eth_payload_tlast_int;
|
|
reg output_eth_payload_tuser_int;
|
|
wire output_eth_payload_tready_int_early;
|
|
|
|
assign input_frame_ready = input_frame_ready_reg;
|
|
|
|
assign output_eth_hdr_valid = output_eth_hdr_valid_reg;
|
|
assign output_eth_dest_mac = output_eth_dest_mac_reg;
|
|
assign output_eth_src_mac = output_eth_src_mac_reg;
|
|
assign output_eth_type = output_eth_type_reg;
|
|
|
|
assign busy = busy_reg;
|
|
|
|
always @* begin
|
|
state_next = STATE_IDLE;
|
|
|
|
input_frame_ready_next = 1'b0;
|
|
|
|
store_frame = 1'b0;
|
|
|
|
frame_ptr_next = frame_ptr_reg;
|
|
|
|
output_eth_hdr_valid_next = output_eth_hdr_valid_reg & ~output_eth_hdr_ready;
|
|
|
|
output_eth_payload_tdata_int = 8'd0;
|
|
output_eth_payload_tvalid_int = 1'b0;
|
|
output_eth_payload_tlast_int = 1'b0;
|
|
output_eth_payload_tuser_int = 1'b0;
|
|
|
|
case (state_reg)
|
|
STATE_IDLE: begin
|
|
// idle state - wait for data
|
|
frame_ptr_next = 8'd0;
|
|
input_frame_ready_next = ~output_eth_hdr_valid_reg;
|
|
|
|
if (input_frame_ready & input_frame_valid) begin
|
|
store_frame = 1'b1;
|
|
input_frame_ready_next = 1'b0;
|
|
output_eth_hdr_valid_next = 1'b1;
|
|
if (output_eth_payload_tready_int_reg) begin
|
|
output_eth_payload_tvalid_int = 1'b1;
|
|
output_eth_payload_tdata_int = input_arp_htype[15: 8];
|
|
frame_ptr_next = 8'd1;
|
|
end
|
|
state_next = STATE_WRITE_HEADER;
|
|
end else begin
|
|
state_next = STATE_IDLE;
|
|
end
|
|
end
|
|
STATE_WRITE_HEADER: begin
|
|
// read header state
|
|
if (output_eth_payload_tready_int_reg) begin
|
|
// word transfer out
|
|
frame_ptr_next = frame_ptr_reg + 8'd1;
|
|
output_eth_payload_tvalid_int = 1'b1;
|
|
state_next = STATE_WRITE_HEADER;
|
|
case (frame_ptr_reg)
|
|
8'h01: output_eth_payload_tdata_int = arp_htype_reg[ 7: 0];
|
|
8'h02: output_eth_payload_tdata_int = arp_ptype_reg[15: 8];
|
|
8'h03: output_eth_payload_tdata_int = arp_ptype_reg[ 7: 0];
|
|
8'h04: output_eth_payload_tdata_int = 8'd6; // hlen
|
|
8'h05: output_eth_payload_tdata_int = 8'd4; // plen
|
|
8'h06: output_eth_payload_tdata_int = arp_oper_reg[15: 8];
|
|
8'h07: output_eth_payload_tdata_int = arp_oper_reg[ 7: 0];
|
|
8'h08: output_eth_payload_tdata_int = arp_sha_reg[47:40];
|
|
8'h09: output_eth_payload_tdata_int = arp_sha_reg[39:32];
|
|
8'h0A: output_eth_payload_tdata_int = arp_sha_reg[31:24];
|
|
8'h0B: output_eth_payload_tdata_int = arp_sha_reg[23:16];
|
|
8'h0C: output_eth_payload_tdata_int = arp_sha_reg[15: 8];
|
|
8'h0D: output_eth_payload_tdata_int = arp_sha_reg[ 7: 0];
|
|
8'h0E: output_eth_payload_tdata_int = arp_spa_reg[31:24];
|
|
8'h0F: output_eth_payload_tdata_int = arp_spa_reg[23:16];
|
|
8'h10: output_eth_payload_tdata_int = arp_spa_reg[15: 8];
|
|
8'h11: output_eth_payload_tdata_int = arp_spa_reg[ 7: 0];
|
|
8'h12: output_eth_payload_tdata_int = arp_tha_reg[47:40];
|
|
8'h13: output_eth_payload_tdata_int = arp_tha_reg[39:32];
|
|
8'h14: output_eth_payload_tdata_int = arp_tha_reg[31:24];
|
|
8'h15: output_eth_payload_tdata_int = arp_tha_reg[23:16];
|
|
8'h16: output_eth_payload_tdata_int = arp_tha_reg[15: 8];
|
|
8'h17: output_eth_payload_tdata_int = arp_tha_reg[ 7: 0];
|
|
8'h18: output_eth_payload_tdata_int = arp_tpa_reg[31:24];
|
|
8'h19: output_eth_payload_tdata_int = arp_tpa_reg[23:16];
|
|
8'h1A: output_eth_payload_tdata_int = arp_tpa_reg[15: 8];
|
|
8'h1B: begin
|
|
output_eth_payload_tdata_int = arp_tpa_reg[ 7: 0];
|
|
output_eth_payload_tlast_int = 1'b1;
|
|
input_frame_ready_next = ~output_eth_hdr_valid_reg;
|
|
state_next = STATE_IDLE;
|
|
end
|
|
endcase
|
|
end else begin
|
|
state_next = STATE_WRITE_HEADER;
|
|
end
|
|
end
|
|
endcase
|
|
end
|
|
|
|
always @(posedge clk) begin
|
|
if (rst) begin
|
|
state_reg <= STATE_IDLE;
|
|
frame_ptr_reg <= 8'd0;
|
|
input_frame_ready_reg <= 1'b0;
|
|
output_eth_hdr_valid_reg <= 1'b0;
|
|
busy_reg <= 1'b0;
|
|
end else begin
|
|
state_reg <= state_next;
|
|
|
|
frame_ptr_reg <= frame_ptr_next;
|
|
|
|
input_frame_ready_reg <= input_frame_ready_next;
|
|
|
|
output_eth_hdr_valid_reg <= output_eth_hdr_valid_next;
|
|
|
|
busy_reg <= state_next != STATE_IDLE;
|
|
end
|
|
|
|
if (store_frame) begin
|
|
output_eth_dest_mac_reg <= input_eth_dest_mac;
|
|
output_eth_src_mac_reg <= input_eth_src_mac;
|
|
output_eth_type_reg <= input_eth_type;
|
|
arp_htype_reg <= input_arp_htype;
|
|
arp_ptype_reg <= input_arp_ptype;
|
|
arp_oper_reg <= input_arp_oper;
|
|
arp_sha_reg <= input_arp_sha;
|
|
arp_spa_reg <= input_arp_spa;
|
|
arp_tha_reg <= input_arp_tha;
|
|
arp_tpa_reg <= input_arp_tpa;
|
|
end
|
|
end
|
|
|
|
// output datapath logic
|
|
reg [7:0] output_eth_payload_tdata_reg = 8'd0;
|
|
reg output_eth_payload_tvalid_reg = 1'b0, output_eth_payload_tvalid_next;
|
|
reg output_eth_payload_tlast_reg = 1'b0;
|
|
reg output_eth_payload_tuser_reg = 1'b0;
|
|
|
|
reg [7:0] temp_eth_payload_tdata_reg = 8'd0;
|
|
reg temp_eth_payload_tvalid_reg = 1'b0, temp_eth_payload_tvalid_next;
|
|
reg temp_eth_payload_tlast_reg = 1'b0;
|
|
reg temp_eth_payload_tuser_reg = 1'b0;
|
|
|
|
// datapath control
|
|
reg store_eth_payload_int_to_output;
|
|
reg store_eth_payload_int_to_temp;
|
|
reg store_eth_payload_temp_to_output;
|
|
|
|
assign output_eth_payload_tdata = output_eth_payload_tdata_reg;
|
|
assign output_eth_payload_tvalid = output_eth_payload_tvalid_reg;
|
|
assign output_eth_payload_tlast = output_eth_payload_tlast_reg;
|
|
assign output_eth_payload_tuser = output_eth_payload_tuser_reg;
|
|
|
|
// enable ready input next cycle if output is ready or the temp reg will not be filled on the next cycle (output reg empty or no input)
|
|
assign output_eth_payload_tready_int_early = output_eth_payload_tready | (~temp_eth_payload_tvalid_reg & (~output_eth_payload_tvalid_reg | ~output_eth_payload_tvalid_int));
|
|
|
|
always @* begin
|
|
// transfer sink ready state to source
|
|
output_eth_payload_tvalid_next = output_eth_payload_tvalid_reg;
|
|
temp_eth_payload_tvalid_next = temp_eth_payload_tvalid_reg;
|
|
|
|
store_eth_payload_int_to_output = 1'b0;
|
|
store_eth_payload_int_to_temp = 1'b0;
|
|
store_eth_payload_temp_to_output = 1'b0;
|
|
|
|
if (output_eth_payload_tready_int_reg) begin
|
|
// input is ready
|
|
if (output_eth_payload_tready | ~output_eth_payload_tvalid_reg) begin
|
|
// output is ready or currently not valid, transfer data to output
|
|
output_eth_payload_tvalid_next = output_eth_payload_tvalid_int;
|
|
store_eth_payload_int_to_output = 1'b1;
|
|
end else begin
|
|
// output is not ready, store input in temp
|
|
temp_eth_payload_tvalid_next = output_eth_payload_tvalid_int;
|
|
store_eth_payload_int_to_temp = 1'b1;
|
|
end
|
|
end else if (output_eth_payload_tready) begin
|
|
// input is not ready, but output is ready
|
|
output_eth_payload_tvalid_next = temp_eth_payload_tvalid_reg;
|
|
temp_eth_payload_tvalid_next = 1'b0;
|
|
store_eth_payload_temp_to_output = 1'b1;
|
|
end
|
|
end
|
|
|
|
always @(posedge clk) begin
|
|
if (rst) begin
|
|
output_eth_payload_tvalid_reg <= 1'b0;
|
|
output_eth_payload_tready_int_reg <= 1'b0;
|
|
temp_eth_payload_tvalid_reg <= 1'b0;
|
|
end else begin
|
|
output_eth_payload_tvalid_reg <= output_eth_payload_tvalid_next;
|
|
output_eth_payload_tready_int_reg <= output_eth_payload_tready_int_early;
|
|
temp_eth_payload_tvalid_reg <= temp_eth_payload_tvalid_next;
|
|
end
|
|
|
|
// datapath
|
|
if (store_eth_payload_int_to_output) begin
|
|
output_eth_payload_tdata_reg <= output_eth_payload_tdata_int;
|
|
output_eth_payload_tlast_reg <= output_eth_payload_tlast_int;
|
|
output_eth_payload_tuser_reg <= output_eth_payload_tuser_int;
|
|
end else if (store_eth_payload_temp_to_output) begin
|
|
output_eth_payload_tdata_reg <= temp_eth_payload_tdata_reg;
|
|
output_eth_payload_tlast_reg <= temp_eth_payload_tlast_reg;
|
|
output_eth_payload_tuser_reg <= temp_eth_payload_tuser_reg;
|
|
end
|
|
|
|
if (store_eth_payload_int_to_temp) begin
|
|
temp_eth_payload_tdata_reg <= output_eth_payload_tdata_int;
|
|
temp_eth_payload_tlast_reg <= output_eth_payload_tlast_int;
|
|
temp_eth_payload_tuser_reg <= output_eth_payload_tuser_int;
|
|
end
|
|
end
|
|
|
|
endmodule
|