1
0
mirror of https://github.com/corundum/corundum.git synced 2025-01-16 08:12:53 +08:00
2020-07-01 19:43:26 -07:00
..
2020-07-01 19:43:26 -07:00
2020-07-01 19:43:26 -07:00
2020-07-01 19:43:26 -07:00
2020-03-27 19:01:50 -07:00
2020-03-27 19:01:50 -07:00
2020-03-27 19:01:50 -07:00
2020-03-27 19:01:50 -07:00
2020-03-27 19:01:50 -07:00
2020-03-27 19:01:50 -07:00

Verilog Ethernet NetFPGA SUME Example Design

Introduction

This example design targets the NetFPGA SUME FPGA board.

The design by default listens to UDP port 1234 at IP address 192.168.1.128 and will echo back any packets received. The design will also respond correctly to ARP requests.

FPGA: xc7vx690tffg1761-3 PHY: 10G BASE-R PHY IP core and internal GTH transceiver

How to build

Run make to build. Ensure that the Xilinx Vivado toolchain components are in PATH.

How to test

Run make program to program the NetFPGA SUME board with Vivado. Then run netcat -u 192.168.1.128 1234 to open a UDP connection to port 1234. Any text entered into netcat will be echoed back after pressing enter.