1
0
mirror of https://github.com/corundum/corundum.git synced 2025-01-16 08:12:53 +08:00
2021-11-02 23:30:06 -07:00
..
2021-05-19 21:00:54 -07:00
2021-05-19 21:00:54 -07:00
2021-05-19 21:00:54 -07:00
2021-11-02 23:30:06 -07:00
2021-11-02 23:30:06 -07:00
2021-05-19 21:00:54 -07:00
2021-05-19 21:00:54 -07:00

Verilog Ethernet Stratix 10 DX Example Design

Introduction

This example design targets the Intel Stratix 10 DX FPGA development board.

The design by default listens to UDP port 1234 at IP address 192.168.1.128 and will echo back any packets received. The design will also respond correctly to ARP requests.

  • FPGA: 1SD280PT2F55E1VG
  • PHY: Transceiver in 10G BASE-R native mode

How to build

Run make to build. Ensure that the Intel Quartus Prime Pro toolchain components are in PATH.

How to test

Run make program to program the board with the Intel software. Then run

netcat -u 192.168.1.128 1234

to open a UDP connection to port 1234. Any text entered into netcat will be echoed back after pressing enter.

It is also possible to use hping to test the design by running

hping 192.168.1.128 -2 -p 1234 -d 1024