mirror of
https://github.com/myhdl/myhdl.git
synced 2025-01-24 21:52:56 +08:00
30 lines
390 B
Coq
30 lines
390 B
Coq
|
// File: bin2gray.v
|
||
|
// Generated by MyHDL 0.6dev10
|
||
|
// Date: Sat Nov 22 22:39:37 2008
|
||
|
|
||
|
`timescale 1ns/10ps
|
||
|
|
||
|
module bin2gray (
|
||
|
B,
|
||
|
G
|
||
|
);
|
||
|
|
||
|
input [7:0] B;
|
||
|
output [7:0] G;
|
||
|
reg [7:0] G;
|
||
|
|
||
|
|
||
|
|
||
|
|
||
|
always @(B) begin: BIN2GRAY_LOGIC
|
||
|
integer i;
|
||
|
reg [9-1:0] Bext;
|
||
|
Bext = 9'h0;
|
||
|
Bext = B;
|
||
|
for (i=0; i<8; i=i+1) begin
|
||
|
G[i] <= (Bext[(i + 1)] ^ Bext[i]);
|
||
|
end
|
||
|
end
|
||
|
|
||
|
endmodule
|