From a07a9ce322cb3d65afdd1a6017db886fdaabb1cb Mon Sep 17 00:00:00 2001 From: Jan Decaluwe Date: Fri, 22 Apr 2011 14:48:46 +0200 Subject: [PATCH] moved to icarus for test with cosimulation again --- myhdl/test/conversion/toVHDL/test_signed.py | 9 +++++---- myhdl/test/conversion/toVerilog/util.py | 8 ++++---- 2 files changed, 9 insertions(+), 8 deletions(-) diff --git a/myhdl/test/conversion/toVHDL/test_signed.py b/myhdl/test/conversion/toVHDL/test_signed.py index 3afedd0f..6490a189 100644 --- a/myhdl/test/conversion/toVHDL/test_signed.py +++ b/myhdl/test/conversion/toVHDL/test_signed.py @@ -5,6 +5,7 @@ from random import randrange random.seed(2) from myhdl import * +from myhdl.conversion import verify NRTESTS = 10 @@ -184,7 +185,7 @@ def binaryBench(Ll, Ml, Lr, Mr): def checkBinaryOps( Ll, Ml, Lr, Mr): - assert conversion.verify(binaryBench, Ll, Ml, Lr, Mr ) == 0 + assert verify(binaryBench, Ll, Ml, Lr, Mr ) == 0 def testBinaryOps(): for Ll, Ml, Lr, Mr in ( @@ -262,7 +263,7 @@ def unaryBench( m): def checkUnaryOps(m): - assert conversion.verify(unaryBench, m) == 0 + assert verify(unaryBench, m) == 0 def testUnaryOps(): @@ -408,7 +409,7 @@ def augmBench( Ll, Ml, Lr, Mr): def checkAugmOps( Ll, Ml, Lr, Mr): - assert conversion.verify(augmBench, Ll, Ml, Lr, Mr ) == 0 + assert verify(augmBench, Ll, Ml, Lr, Mr) == 0 def testAugmOps(): for Ll, Ml, Lr, Mr in ( @@ -499,7 +500,7 @@ def expressionsBench(): def testExpressions(): - assert conversion.verify(expressionsBench) == 0 + assert verify(expressionsBench) == 0 diff --git a/myhdl/test/conversion/toVerilog/util.py b/myhdl/test/conversion/toVerilog/util.py index 84d90b76..f8430614 100644 --- a/myhdl/test/conversion/toVerilog/util.py +++ b/myhdl/test/conversion/toVerilog/util.py @@ -35,8 +35,8 @@ def verilogCompileCver(name): -#setupCosimulation = setupCosimulationIcarus -setupCosimulation = setupCosimulationCver +setupCosimulation = setupCosimulationIcarus +#setupCosimulation = setupCosimulationCver -#verilogCompile = verilogCompileIcarus -verilogCompile = verilogCompileCver +verilogCompile = verilogCompileIcarus +#verilogCompile = verilogCompileCver