1
0
mirror of https://github.com/myhdl/myhdl.git synced 2025-01-24 21:52:56 +08:00
myhdl/example/manual/convert_bin2gray.py
2016-05-23 16:11:01 +02:00

16 lines
256 B
Python

from myhdl import Signal, intbv
from bin2gray import bin2gray
def convert(hdl, width=8):
B = Signal(intbv(0)[width:])
G = Signal(intbv(0)[width:])
inst = bin2gray(B, G)
inst.convert(hdl=hdl)
convert(hdl='Verilog')
convert(hdl='VHDL')