2015-06-30 13:32:05 +02:00
|
|
|
`include "elink_regmap.v"
|
|
|
|
|
2014-12-14 17:18:53 -05:00
|
|
|
module etx_protocol (/*AUTOARG*/
|
|
|
|
// Outputs
|
2015-05-13 23:28:06 -04:00
|
|
|
etx_rd_wait, etx_wr_wait, tx_packet, tx_access, tx_burst,
|
2014-12-14 17:18:53 -05:00
|
|
|
// Inputs
|
2015-05-10 23:35:04 -04:00
|
|
|
reset, clk, etx_access, etx_packet, tx_enable, gpio_data,
|
2015-05-13 23:28:06 -04:00
|
|
|
gpio_enable, tx_io_wait, tx_rd_wait, tx_wr_wait
|
2014-12-14 17:18:53 -05:00
|
|
|
);
|
|
|
|
|
2015-04-23 17:56:15 -04:00
|
|
|
parameter PW = 104;
|
|
|
|
parameter AW = 32;
|
|
|
|
parameter DW = 32;
|
2015-05-01 17:47:24 -04:00
|
|
|
parameter ID = 12'h000;
|
2014-12-14 17:18:53 -05:00
|
|
|
|
2015-05-01 17:47:24 -04:00
|
|
|
//Clock/reset
|
|
|
|
input reset;
|
|
|
|
input clk;
|
|
|
|
|
|
|
|
//System side
|
2015-04-23 17:56:15 -04:00
|
|
|
input etx_access;
|
|
|
|
input [PW-1:0] etx_packet;
|
2015-05-01 17:47:24 -04:00
|
|
|
|
|
|
|
//Pushback signals
|
2015-04-23 17:56:15 -04:00
|
|
|
output etx_rd_wait;
|
|
|
|
output etx_wr_wait;
|
2015-04-23 18:57:55 -04:00
|
|
|
|
2015-05-01 17:47:24 -04:00
|
|
|
//Enble transmit
|
2015-05-10 23:35:04 -04:00
|
|
|
input tx_enable; //transmit enable
|
|
|
|
input [8:0] gpio_data; //TODO
|
|
|
|
input gpio_enable; //TODO
|
2015-04-08 13:20:25 -04:00
|
|
|
|
2015-05-01 17:47:24 -04:00
|
|
|
//Interface to IO
|
2015-05-13 23:28:06 -04:00
|
|
|
output [PW-1:0] tx_packet;
|
|
|
|
output tx_access;
|
|
|
|
output tx_burst;
|
|
|
|
input tx_io_wait;
|
|
|
|
input tx_rd_wait; // The wait signals are passed through
|
|
|
|
input tx_wr_wait; // to the emesh interfaces
|
2015-04-23 17:56:15 -04:00
|
|
|
|
2015-05-01 17:47:24 -04:00
|
|
|
//###################################################################
|
2014-12-14 17:18:53 -05:00
|
|
|
//# Local regs & wires
|
2015-05-01 17:47:24 -04:00
|
|
|
//###################################################################
|
2015-05-18 15:38:30 -04:00
|
|
|
reg tx_burst;
|
|
|
|
|
2015-05-13 23:28:06 -04:00
|
|
|
reg tx_access;
|
|
|
|
reg [PW-1:0] tx_packet;
|
2015-05-04 17:10:32 -04:00
|
|
|
wire tx_rd_wait_sync;
|
|
|
|
wire tx_wr_wait_sync;
|
2015-04-23 17:56:15 -04:00
|
|
|
wire etx_write;
|
|
|
|
wire [1:0] etx_datamode;
|
|
|
|
wire [3:0] etx_ctrlmode;
|
|
|
|
wire [AW-1:0] etx_dstaddr;
|
|
|
|
wire [DW-1:0] etx_data;
|
2015-05-14 22:31:42 -04:00
|
|
|
wire last_write;
|
|
|
|
wire [1:0] last_datamode;
|
|
|
|
wire [3:0] last_ctrlmode;
|
|
|
|
wire [AW-1:0] last_dstaddr;
|
2015-05-04 17:10:32 -04:00
|
|
|
wire etx_valid;
|
|
|
|
reg etx_io_wait;
|
2015-05-14 22:31:42 -04:00
|
|
|
wire burst_match;
|
|
|
|
wire burst_type_match;
|
|
|
|
wire [31:0] burst_addr;
|
2015-05-18 15:38:30 -04:00
|
|
|
wire burst_addr_match;
|
2015-05-14 22:31:42 -04:00
|
|
|
|
2015-04-23 17:56:15 -04:00
|
|
|
//packet to emesh bundle
|
2015-05-14 22:31:42 -04:00
|
|
|
packet2emesh p2m0 (.access_out (),
|
|
|
|
.write_out (etx_write),
|
|
|
|
.datamode_out (etx_datamode[1:0]),
|
|
|
|
.ctrlmode_out (etx_ctrlmode[3:0]),
|
|
|
|
.dstaddr_out (etx_dstaddr[31:0]),
|
|
|
|
.data_out (),
|
|
|
|
.srcaddr_out (),
|
|
|
|
.packet_in (etx_packet[PW-1:0]));//input
|
2015-05-04 10:41:14 -04:00
|
|
|
|
2015-05-20 15:03:22 -04:00
|
|
|
//Only set valid if not wait and
|
|
|
|
assign etx_valid = (tx_enable &
|
|
|
|
etx_access &
|
|
|
|
~((etx_dstaddr[31:20]==ID) & (etx_dstaddr[19:16]!=`EGROUP_RR)) &
|
|
|
|
((etx_write & ~tx_wr_wait_sync) | (~etx_write & ~tx_rd_wait_sync))
|
|
|
|
);
|
2015-05-04 17:10:32 -04:00
|
|
|
|
2015-05-13 23:28:06 -04:00
|
|
|
//Prepare transaction / with burst
|
2015-05-17 23:00:53 -04:00
|
|
|
always @ (posedge clk)
|
2015-05-04 17:10:32 -04:00
|
|
|
if(reset)
|
2015-05-13 23:28:06 -04:00
|
|
|
begin
|
|
|
|
tx_packet[PW-1:0] <= 'b0;
|
2015-05-18 15:38:30 -04:00
|
|
|
tx_access <= 1'b0;
|
2015-05-13 23:28:06 -04:00
|
|
|
end
|
|
|
|
else if(~tx_io_wait)
|
2015-05-18 15:38:30 -04:00
|
|
|
begin
|
|
|
|
tx_packet[PW-1:0] <= etx_packet[PW-1:0];
|
|
|
|
tx_access <= etx_valid;
|
2015-05-13 23:28:06 -04:00
|
|
|
end
|
2015-05-18 15:38:30 -04:00
|
|
|
|
|
|
|
|
|
|
|
always @ (posedge clk)
|
|
|
|
if(reset)
|
|
|
|
tx_burst <= 1'b0;
|
|
|
|
else
|
|
|
|
tx_burst <= (etx_write & //write
|
|
|
|
(etx_datamode[1:0]==2'b11) & //double only
|
|
|
|
burst_type_match & //same types
|
|
|
|
burst_addr_match); //inc by 8
|
2015-05-04 17:10:32 -04:00
|
|
|
|
2015-05-14 22:31:42 -04:00
|
|
|
//#############################
|
|
|
|
//# Burst Detection
|
|
|
|
//#############################
|
|
|
|
|
|
|
|
packet2emesh p2m1 (.access_out (last_access),
|
|
|
|
.write_out (last_write),
|
|
|
|
.datamode_out (last_datamode[1:0]),
|
|
|
|
.ctrlmode_out (last_ctrlmode[3:0]),
|
|
|
|
.dstaddr_out (last_dstaddr[31:0]),
|
|
|
|
.data_out (),
|
|
|
|
.srcaddr_out (),
|
|
|
|
.packet_in (tx_packet[PW-1:0]));//input
|
|
|
|
|
2015-05-18 15:38:30 -04:00
|
|
|
assign burst_addr[31:0] = (last_dstaddr[31:0] + 4'd8);
|
|
|
|
|
|
|
|
assign burst_addr_match = (burst_addr[31:0] == etx_dstaddr[31:0]);
|
2015-05-14 22:31:42 -04:00
|
|
|
|
|
|
|
assign burst_type_match = {last_ctrlmode[3:0],last_datamode[1:0],last_write}
|
|
|
|
==
|
|
|
|
{etx_ctrlmode[3:0],etx_datamode[1:0], etx_write};
|
|
|
|
|
2015-05-18 15:38:30 -04:00
|
|
|
|
2014-12-14 17:18:53 -05:00
|
|
|
//#############################
|
2015-04-24 17:39:05 -04:00
|
|
|
//# Wait signals (async)
|
2014-12-14 17:18:53 -05:00
|
|
|
//#############################
|
|
|
|
|
2015-04-27 16:03:57 -04:00
|
|
|
synchronizer #(.DW(1)) rd_sync (// Outputs
|
2015-05-04 17:10:32 -04:00
|
|
|
.out (tx_rd_wait_sync),
|
2015-04-27 16:03:57 -04:00
|
|
|
// Inputs
|
|
|
|
.in (tx_rd_wait),
|
2015-05-01 17:47:24 -04:00
|
|
|
.clk (clk),
|
2015-04-27 16:03:57 -04:00
|
|
|
.reset (reset)
|
|
|
|
);
|
|
|
|
|
|
|
|
synchronizer #(.DW(1)) wr_sync (// Outputs
|
2015-05-04 17:10:32 -04:00
|
|
|
.out (tx_wr_wait_sync),
|
2015-04-27 16:03:57 -04:00
|
|
|
// Inputs
|
|
|
|
.in (tx_wr_wait),
|
2015-05-01 17:47:24 -04:00
|
|
|
.clk (clk),
|
2015-04-27 16:03:57 -04:00
|
|
|
.reset (reset)
|
|
|
|
);
|
2015-04-24 17:39:05 -04:00
|
|
|
|
2015-05-04 17:10:32 -04:00
|
|
|
//Stall for all etx pipeline
|
2015-05-13 23:28:06 -04:00
|
|
|
assign etx_wr_wait = tx_wr_wait_sync | tx_io_wait;
|
|
|
|
assign etx_rd_wait = tx_rd_wait_sync | tx_io_wait;
|
2015-05-04 17:10:32 -04:00
|
|
|
|
2015-04-13 23:35:21 -04:00
|
|
|
endmodule // etx_protocol
|
2015-04-23 17:56:15 -04:00
|
|
|
// Local Variables:
|
|
|
|
// verilog-library-directories:("." "../../common/hdl")
|
|
|
|
// End:
|
2014-12-14 17:18:53 -05:00
|
|
|
|
2015-04-13 23:35:21 -04:00
|
|
|
/*
|
|
|
|
Copyright (C) 2014 Adapteva, Inc.
|
2015-05-14 22:31:42 -04:00
|
|
|
Contributed by Andreas Olofsson <andreas@adapteva.com>
|
2015-04-13 23:35:21 -04:00
|
|
|
|
|
|
|
This program is free software: you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation, either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program (see the file COPYING). If not, see
|
|
|
|
<http://www.gnu.org/licenses/>.
|
|
|
|
*/
|