1
0
mirror of https://github.com/aolofsson/oh.git synced 2025-01-17 20:02:53 +08:00
oh/asiclib/hdl/asic_clkicgor.v

23 lines
727 B
Coq
Raw Normal View History

//#############################################################################
//# Function: Integrated "Or" Clock Gating Cell #
//# Copyright: OH Project Authors. ALl rights Reserved. #
//# License: MIT (see LICENSE file in OH repository) #
//#############################################################################
module asic_clkicgor #(parameter PROP = "DEFAULT") (
input clk,// clock input
input te, // test enable
input en, // enable
output eclk // enabled clock output
);
reg en_stable;
always @ (clk or en or te)
if (clk)
en_stable <= en | te;
assign eclk = clk | ~en_stable;
endmodule