mirror of
https://github.com/aolofsson/oh.git
synced 2025-01-17 20:02:53 +08:00
116 lines
2.7 KiB
Verilog
116 lines
2.7 KiB
Verilog
/* verilator lint_off STMTDLY */
|
|
module dv_ctrl(/*AUTOARG*/
|
|
// Outputs
|
|
nreset, clk1, clk2, start, vdd, vss,
|
|
// Inputs
|
|
dut_active, stim_done, test_done
|
|
);
|
|
|
|
parameter CFG_CLK1_PERIOD = 10;
|
|
parameter CFG_CLK1_PHASE = CFG_CLK1_PERIOD/2;
|
|
parameter CFG_CLK2_PERIOD = 100;
|
|
parameter CFG_CLK2_PHASE = CFG_CLK2_PERIOD/2;
|
|
parameter CFG_TIMEOUT = 50000;
|
|
|
|
output nreset; // async active low reset
|
|
output clk1; // main clock
|
|
output clk2; // secondary clock
|
|
output start; // start test (level)
|
|
output vdd; // driving vdd
|
|
output vss; // driving vss
|
|
|
|
input dut_active; // reset sequence is done
|
|
input stim_done; //stimulus is done
|
|
input test_done; //test is done
|
|
|
|
//signal declarations
|
|
reg vdd;
|
|
reg vss;
|
|
reg nreset;
|
|
reg start;
|
|
reg clk1=0;
|
|
reg clk2=0;
|
|
reg [6:0] clk1_phase;
|
|
reg [6:0] clk2_phase;
|
|
integer seed,r;
|
|
|
|
//#################################
|
|
// RANDOM NUMBER GENERATOR
|
|
// (SEED SUPPLIED EXERNALLY)
|
|
//#################################
|
|
initial
|
|
begin
|
|
r=$value$plusargs("SEED=%s", seed);
|
|
$display("SEED=%d", seed);
|
|
`ifdef CFG_RANDOM
|
|
clk1_phase = 1 + {$random(seed)}; //generate random values
|
|
clk2_phase = 1 + {$random(seed)}; //generate random values
|
|
`else
|
|
clk1_phase = CFG_CLK1_PHASE;
|
|
clk2_phase = CFG_CLK2_PHASE;
|
|
`endif
|
|
$display("clk1_phase=%d clk2_phase=%d", clk1_phase,clk2_phase);
|
|
end
|
|
|
|
//#################################
|
|
//CLK1 GENERATOR
|
|
//#################################
|
|
|
|
always
|
|
#(clk1_phase) clk1 = ~clk1; //add one to avoid "DC" state
|
|
|
|
//#################################
|
|
//CLK2 GENERATOR
|
|
//#################################
|
|
|
|
always
|
|
#(clk2_phase) clk2 = ~clk2;
|
|
|
|
//#################################
|
|
//ASYNC
|
|
//#################################
|
|
|
|
initial
|
|
begin
|
|
#(1)
|
|
nreset = 'b0;
|
|
vdd = 'b0;
|
|
vss = 'b0;
|
|
#(clk1_phase * 10 + 100) //ramping voltage
|
|
vdd = 'bx;
|
|
#(clk1_phase * 10 + 100) //voltage is safe
|
|
vdd = 'b1;
|
|
#(clk1_phase * 40 + 100) //hold reset for 20 clk cycles
|
|
nreset = 'b1;
|
|
end
|
|
|
|
//#################################
|
|
//SYNCHRONOUS STIMULUS
|
|
//#################################
|
|
//START TEST
|
|
always @ (posedge clk1 or negedge nreset)
|
|
if(!nreset)
|
|
start <= 1'b0;
|
|
else if(dut_active)
|
|
start <= 1'b1;
|
|
|
|
//STOP SIMULATION
|
|
always @ (posedge clk1)
|
|
if(stim_done & test_done)
|
|
#(CFG_TIMEOUT) $finish;
|
|
|
|
//WAVEFORM DUMP
|
|
//Better solution?
|
|
`ifndef VERILATOR
|
|
initial
|
|
begin
|
|
$dumpfile("waveform.vcd");
|
|
$dumpvars(0, dv_top);
|
|
end
|
|
`endif
|
|
|
|
endmodule // dv_ctrl
|
|
|
|
|
|
|