mirror of
https://github.com/aolofsson/oh.git
synced 2025-02-07 06:44:09 +08:00
19 lines
554 B
Verilog
19 lines
554 B
Verilog
//#############################################################################
|
|
//# Function: And-Or-Inverter (aoi31) Gate #
|
|
//# Copyright: OH Project Authors. ALl rights Reserved. #
|
|
//# License: MIT (see LICENSE file in OH repository) #
|
|
//#############################################################################
|
|
|
|
module asic_aoi31
|
|
(
|
|
input a0,
|
|
input a1,
|
|
input a2,
|
|
input b0,
|
|
output z
|
|
);
|
|
|
|
assign z = ~((a0 & a1 & a2) | b0);
|
|
|
|
endmodule
|