1
0
mirror of https://github.com/aolofsson/oh.git synced 2025-01-17 20:02:53 +08:00
oh/stdcells/hdl/oh_sdffrqn.v
2021-05-24 20:56:48 -04:00

25 lines
842 B
Verilog

//#############################################################################
//# Function: Positive edge-triggered static inverting D-type flop-flop with #
// async active low reset and scan input #
//# Copyright: OH Project Authors. ALl rights Reserved. #
//# License: MIT (see LICENSE file in OH repository) #
//#############################################################################
module oh_sdffrqn #(parameter DW = 1) // array width
(
input [DW-1:0] d,
input [DW-1:0] si,
input [DW-1:0] se,
input [DW-1:0] clk,
input [DW-1:0] nreset,
output reg [DW-1:0] qn
);
always @ (posedge clk or negedge nreset)
if(!nreset)
qn <= {DW{1'b1}};
else
qn <= se ? ~si : ~d;
endmodule