mirror of
https://github.com/aolofsson/oh.git
synced 2025-01-30 02:32:53 +08:00
78 lines
3.5 KiB
Verilog
78 lines
3.5 KiB
Verilog
// (c) Copyright 1995-2015 Xilinx, Inc. All rights reserved.
|
|
//
|
|
// This file contains confidential and proprietary information
|
|
// of Xilinx, Inc. and is protected under U.S. and
|
|
// international copyright and other intellectual property
|
|
// laws.
|
|
//
|
|
// DISCLAIMER
|
|
// This disclaimer is not a license and does not grant any
|
|
// rights to the materials distributed herewith. Except as
|
|
// otherwise provided in a valid license issued to you by
|
|
// Xilinx, and to the maximum extent permitted by applicable
|
|
// law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND
|
|
// WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES
|
|
// AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING
|
|
// BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-
|
|
// INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and
|
|
// (2) Xilinx shall not be liable (whether in contract or tort,
|
|
// including negligence, or under any other theory of
|
|
// liability) for any loss or damage of any kind or nature
|
|
// related to, arising under or in connection with these
|
|
// materials, including for any direct, or any indirect,
|
|
// special, incidental, or consequential loss or damage
|
|
// (including loss of data, profits, goodwill, or any type of
|
|
// loss or damage suffered as a result of any action brought
|
|
// by a third party) even if such damage or loss was
|
|
// reasonably foreseeable or Xilinx had been advised of the
|
|
// possibility of the same.
|
|
//
|
|
// CRITICAL APPLICATIONS
|
|
// Xilinx products are not designed or intended to be fail-
|
|
// safe, or for use in any application requiring fail-safe
|
|
// performance, such as life-support or safety devices or
|
|
// systems, Class III medical devices, nuclear facilities,
|
|
// applications related to the deployment of airbags, or any
|
|
// other applications that could lead to death, personal
|
|
// injury, or severe property or environmental damage
|
|
// (individually and collectively, "Critical
|
|
// Applications"). Customer assumes the sole risk and
|
|
// liability of any use of Xilinx products in Critical
|
|
// Applications, subject only to applicable laws and
|
|
// regulations governing limitations on product liability.
|
|
//
|
|
// THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS
|
|
// PART OF THIS FILE AT ALL TIMES.
|
|
//
|
|
// DO NOT MODIFY THIS FILE.
|
|
|
|
// IP VLNV: xilinx.com:ip:fifo_generator:12.0
|
|
// IP Revision: 4
|
|
|
|
// The following must be inserted into your Verilog file for this
|
|
// core to be instantiated. Change the instance name and port connections
|
|
// (in parentheses) to your own signal names.
|
|
|
|
//----------- Begin Cut here for INSTANTIATION Template ---// INST_TAG
|
|
fifo_async_104x32 your_instance_name (
|
|
.wr_clk(wr_clk), // input wire wr_clk
|
|
.wr_rst(wr_rst), // input wire wr_rst
|
|
.rd_clk(rd_clk), // input wire rd_clk
|
|
.rd_rst(rd_rst), // input wire rd_rst
|
|
.din(din), // input wire [103 : 0] din
|
|
.wr_en(wr_en), // input wire wr_en
|
|
.rd_en(rd_en), // input wire rd_en
|
|
.dout(dout), // output wire [103 : 0] dout
|
|
.full(full), // output wire full
|
|
.almost_full(almost_full), // output wire almost_full
|
|
.empty(empty), // output wire empty
|
|
.valid(valid), // output wire valid
|
|
.prog_full(prog_full) // output wire prog_full
|
|
);
|
|
// INST_TAG_END ------ End INSTANTIATION Template ---------
|
|
|
|
// You must compile the wrapper file fifo_async_104x32.v when simulating
|
|
// the core, fifo_async_104x32. When compiling the wrapper file, be sure to
|
|
// reference the Verilog simulation library.
|
|
|