mirror of
https://github.com/KastnerRG/riffa.git
synced 2025-01-30 23:02:54 +08:00
e2f3abe01b
Bug caused received 128-bit Request Headers without payload to signal data word valid one cycle early. May not be a final fix. Unlikely to affect current users.
434 lines
21 KiB
Verilog
434 lines
21 KiB
Verilog
`include "trellis.vh"
|
|
`include "tlp.vh"
|
|
module rxr_engine_128
|
|
#(parameter C_PCI_DATA_WIDTH = 128,
|
|
parameter C_RX_PIPELINE_DEPTH=10)
|
|
(// Interface: Clocks
|
|
input CLK,
|
|
|
|
// Interface: Resets
|
|
input RST_BUS, // Replacement for generic RST_IN
|
|
input RST_LOGIC, // Addition for RIFFA_RST
|
|
output DONE_RXR_RST,
|
|
|
|
// Interface: RX Classic
|
|
input [C_PCI_DATA_WIDTH-1:0] RX_TLP,
|
|
input RX_TLP_VALID,
|
|
input RX_TLP_START_FLAG,
|
|
input [`SIG_OFFSET_W-1:0] RX_TLP_START_OFFSET,
|
|
input RX_TLP_END_FLAG,
|
|
input [`SIG_OFFSET_W-1:0] RX_TLP_END_OFFSET,
|
|
input [`SIG_BARDECODE_W-1:0] RX_TLP_BAR_DECODE,
|
|
|
|
// Interface: RXR
|
|
output [C_PCI_DATA_WIDTH-1:0] RXR_DATA,
|
|
output RXR_DATA_VALID,
|
|
output [(C_PCI_DATA_WIDTH/32)-1:0] RXR_DATA_WORD_ENABLE,
|
|
output RXR_DATA_START_FLAG,
|
|
output [clog2s(C_PCI_DATA_WIDTH/32)-1:0] RXR_DATA_START_OFFSET,
|
|
output RXR_DATA_END_FLAG,
|
|
output [clog2s(C_PCI_DATA_WIDTH/32)-1:0] RXR_DATA_END_OFFSET,
|
|
|
|
output [`SIG_FBE_W-1:0] RXR_META_FDWBE,
|
|
output [`SIG_LBE_W-1:0] RXR_META_LDWBE,
|
|
output [`SIG_TC_W-1:0] RXR_META_TC,
|
|
output [`SIG_ATTR_W-1:0] RXR_META_ATTR,
|
|
output [`SIG_TAG_W-1:0] RXR_META_TAG,
|
|
output [`SIG_TYPE_W-1:0] RXR_META_TYPE,
|
|
output [`SIG_ADDR_W-1:0] RXR_META_ADDR,
|
|
output [`SIG_BARDECODE_W-1:0] RXR_META_BAR_DECODED,
|
|
output [`SIG_REQID_W-1:0] RXR_META_REQUESTER_ID,
|
|
output [`SIG_LEN_W-1:0] RXR_META_LENGTH,
|
|
output RXR_META_EP,
|
|
|
|
// Interface: RX Shift Register
|
|
input [(C_RX_PIPELINE_DEPTH+1)*C_PCI_DATA_WIDTH-1:0] RX_SR_DATA,
|
|
input [C_RX_PIPELINE_DEPTH:0] RX_SR_EOP,
|
|
input [(C_RX_PIPELINE_DEPTH+1)*`SIG_OFFSET_W-1:0] RX_SR_END_OFFSET,
|
|
input [(C_RX_PIPELINE_DEPTH+1)*`SIG_OFFSET_W-1:0] RX_SR_START_OFFSET,
|
|
input [C_RX_PIPELINE_DEPTH:0] RX_SR_SOP,
|
|
input [C_RX_PIPELINE_DEPTH:0] RX_SR_VALID
|
|
);
|
|
|
|
/*AUTOWIRE*/
|
|
///*AUTOOUTPUT*/
|
|
// End of automatics
|
|
localparam C_RX_BE_W = (`SIG_FBE_W+`SIG_LBE_W);
|
|
|
|
localparam C_RX_INPUT_STAGES = 1;
|
|
localparam C_RX_OUTPUT_STAGES = 1;
|
|
localparam C_RX_COMPUTATION_STAGES = 1;
|
|
localparam C_RX_HDR_STAGES = 1; // Specific to the Xilinx 128-bit RXR Engine
|
|
localparam C_TOTAL_STAGES = C_RX_COMPUTATION_STAGES + C_RX_OUTPUT_STAGES + C_RX_INPUT_STAGES + C_RX_HDR_STAGES;
|
|
|
|
localparam C_OFFSET_WIDTH = clog2s(C_PCI_DATA_WIDTH/32);
|
|
localparam C_STRADDLE_W = 64;
|
|
localparam C_HDR_NOSTRADDLE_I = C_RX_INPUT_STAGES * C_PCI_DATA_WIDTH;
|
|
localparam C_OUTPUT_STAGE_WIDTH = (C_PCI_DATA_WIDTH/32) + 2 + clog2s(C_PCI_DATA_WIDTH/32) + 1 + `SIG_FBE_W + `SIG_LBE_W + `SIG_TC_W + `SIG_ATTR_W + `SIG_TAG_W + `SIG_TYPE_W + `SIG_ADDR_W + `SIG_BARDECODE_W + `SIG_REQID_W + `SIG_LEN_W;
|
|
|
|
// Header Reg Inputs
|
|
wire [`SIG_OFFSET_W-1:0] __wRxrStartOffset;
|
|
wire [`SIG_OFFSET_W-1:0] __wRxrStraddledStartOffset;
|
|
wire [`TLP_MAXHDR_W-1:0] __wRxrHdr;
|
|
wire [`TLP_MAXHDR_W-1:0] __wRxrHdrStraddled;
|
|
wire [`TLP_MAXHDR_W-1:0] __wRxrHdrNotStraddled;
|
|
wire __wRxrHdrValid;
|
|
wire [`TLP_TYPE_W-1:0] __wRxrHdrType;
|
|
wire [`TLP_TYPE_W-1:0] __wRxrHdrTypeStraddled;
|
|
|
|
wire __wRxrHdrSOP; // Asserted on non-straddle SOP
|
|
wire __wRxrHdrSOPStraddle;
|
|
wire __wRxrHdr4DWHWDataSF;
|
|
|
|
// Header Reg Outputs
|
|
wire _wRxrHdrValid;
|
|
wire [`TLP_MAXHDR_W-1:0] _wRxrHdr;
|
|
wire [`SIG_ADDR_W-1:0] _wRxrAddrUnformatted;
|
|
wire [`SIG_ADDR_W-1:0] _wRxrAddr;
|
|
wire [63:0] _wRxrTlpMetadata;
|
|
wire [`TLP_TYPE_W-1:0] _wRxrType;
|
|
wire [`TLP_LEN_W-1:0] _wRxrLength;
|
|
wire [2:0] _wRxrHdrHdrLen;// TODO:
|
|
wire [`SIG_OFFSET_W-1:0] _wRxrHdrStartOffset;// TODO:
|
|
|
|
wire _wRxrHdrDelayedSOP;
|
|
wire _wRxrHdrSOPStraddle;
|
|
wire _wRxrHdrSOP;
|
|
|
|
wire _wRxrHdrSF;
|
|
wire _wRxrHdrEF;
|
|
wire _wRxrHdrSCP; // Single Cycle Packet
|
|
wire _wRxrHdrMCP; // Multi Cycle Packet
|
|
wire _wRxrHdrRegSF;
|
|
wire _wRxrHdrRegValid;
|
|
wire _wRxrHdr4DWHSF;
|
|
wire _wRxrHdr4DWHNoDataSF;
|
|
wire _wRxrHdr4DWHWDataSF;
|
|
wire _wRxrHdr3DWHSF;
|
|
wire [2:0] _wRxrHdrDataSoff;
|
|
wire [1:0] _wRxrHdrDataEoff;
|
|
wire [3:0] _wRxrHdrStartMask;
|
|
wire [3:0] _wRxrHdrEndMask;
|
|
|
|
// Header Reg Outputs
|
|
wire wRxrHdrSF;
|
|
wire wRxrHdrEF;
|
|
wire wRxrHdrValid;
|
|
wire [`TLP_MAXHDR_W-1:0] wRxrHdr;
|
|
wire [63:0] wRxrMetadata;
|
|
wire [`TLP_TYPE_W-1:0] wRxrType;
|
|
wire [`TLP_LEN_W-1:0] wRxrLength;
|
|
wire [2:0] wRxrHdrLength; // TODO:
|
|
wire [`SIG_OFFSET_W-1:0] wRxrHdrStartOffset; // TODO:
|
|
wire wRxrHdrSCP; // Single Cycle Packet
|
|
wire wRxrHdrMCP; // Multi Cycle Packet
|
|
wire [1:0] wRxrHdrDataSoff;
|
|
wire [3:0] wRxrHdrStartMask;
|
|
wire [3:0] wRxrHdrEndMask;
|
|
|
|
// Output Register Inputs
|
|
wire [C_PCI_DATA_WIDTH-1:0] wRxrData;
|
|
wire wRxrDataValid;
|
|
wire [(C_PCI_DATA_WIDTH/32)-1:0] wRxrDataWordEnable;
|
|
wire wRxrDataStartFlag;
|
|
wire [clog2s(C_PCI_DATA_WIDTH/32)-1:0] wRxrDataStartOffset;
|
|
wire wRxrDataEndFlag;
|
|
wire [clog2s(C_PCI_DATA_WIDTH/32)-1:0] wRxrDataEndOffset;
|
|
wire [`SIG_FBE_W-1:0] wRxrMetaFdwbe;
|
|
wire [`SIG_LBE_W-1:0] wRxrMetaLdwbe;
|
|
wire [`SIG_TC_W-1:0] wRxrMetaTC;
|
|
wire [`SIG_ATTR_W-1:0] wRxrMetaAttr;
|
|
wire [`SIG_TAG_W-1:0] wRxrMetaTag;
|
|
wire [`SIG_TYPE_W-1:0] wRxrMetaType;
|
|
wire [`SIG_ADDR_W-1:0] wRxrMetaAddr;
|
|
wire [`SIG_BARDECODE_W-1:0] wRxrMetaBarDecoded;
|
|
wire [`SIG_REQID_W-1:0] wRxrMetaRequesterId;
|
|
wire [`SIG_LEN_W-1:0] wRxrMetaLength;
|
|
wire wRxrMetaEP;
|
|
|
|
reg rStraddledSOP;
|
|
reg rStraddledSOPSplit;
|
|
|
|
// ----- Header Register -----
|
|
assign __wRxrHdrSOP = RX_SR_SOP[C_RX_INPUT_STAGES] & ~__wRxrStartOffset[1];
|
|
assign __wRxrHdrSOPStraddle = RX_SR_SOP[C_RX_INPUT_STAGES] & __wRxrStraddledStartOffset[1];
|
|
|
|
assign __wRxrHdrNotStraddled = RX_SR_DATA[C_HDR_NOSTRADDLE_I +: C_PCI_DATA_WIDTH];
|
|
assign __wRxrHdrStraddled = {RX_SR_DATA[C_RX_INPUT_STAGES*C_PCI_DATA_WIDTH +: C_STRADDLE_W],
|
|
RX_SR_DATA[(C_RX_INPUT_STAGES+1)*C_PCI_DATA_WIDTH + C_STRADDLE_W +: C_STRADDLE_W ]};
|
|
assign __wRxrStartOffset = RX_SR_START_OFFSET[`SIG_OFFSET_W*C_RX_INPUT_STAGES +: `SIG_OFFSET_W];
|
|
assign __wRxrStraddledStartOffset = RX_SR_START_OFFSET[`SIG_OFFSET_W*(C_RX_INPUT_STAGES) +: `SIG_OFFSET_W];
|
|
assign __wRxrHdrValid = __wRxrHdrSOP | ((rStraddledSOP | rStraddledSOPSplit) & RX_SR_VALID[C_RX_INPUT_STAGES]);
|
|
assign __wRxrHdr4DWHWDataSF = (_wRxrHdr[`TLP_4DWHBIT_I] & _wRxrHdr[`TLP_PAYBIT_I] & RX_SR_VALID[C_RX_INPUT_STAGES] & _wRxrHdrDelayedSOP);
|
|
|
|
|
|
assign _wRxrHdrHdrLen = {_wRxrHdr[`TLP_4DWHBIT_I],~_wRxrHdr[`TLP_4DWHBIT_I],~_wRxrHdr[`TLP_4DWHBIT_I]};
|
|
assign _wRxrHdrDataSoff = {1'b0,_wRxrHdrSOPStraddle,1'b0} + _wRxrHdrHdrLen;
|
|
assign _wRxrHdrRegSF = RX_SR_SOP[C_RX_INPUT_STAGES + C_RX_HDR_STAGES];
|
|
assign _wRxrHdrRegValid = RX_SR_VALID[C_RX_INPUT_STAGES + C_RX_HDR_STAGES];
|
|
|
|
assign _wRxrHdr4DWHNoDataSF = _wRxrHdr[`TLP_4DWHBIT_I] & ~_wRxrHdr[`TLP_PAYBIT_I] & _wRxrHdrSOP;
|
|
assign _wRxrHdr4DWHSF = _wRxrHdr4DWHNoDataSF | (_wRxrHdr4DWHWDataSF & _wRxrHdrRegValid);
|
|
assign _wRxrHdr3DWHSF = ~_wRxrHdr[`TLP_4DWHBIT_I] & _wRxrHdrSOP;
|
|
|
|
assign _wRxrHdrSF = (_wRxrHdr3DWHSF | _wRxrHdr4DWHSF | _wRxrHdrSOPStraddle);
|
|
assign _wRxrHdrEF = RX_SR_EOP[C_RX_INPUT_STAGES + C_RX_HDR_STAGES];
|
|
|
|
assign _wRxrHdrDataEoff = RX_SR_END_OFFSET[(C_RX_INPUT_STAGES+C_RX_HDR_STAGES)*`SIG_OFFSET_W +: C_OFFSET_WIDTH];
|
|
assign _wRxrHdrSCP = _wRxrHdrSF & _wRxrHdrEF & (_wRxrHdr[`TLP_TYPE_R] == `TLP_TYPE_REQ);
|
|
assign _wRxrHdrMCP = (_wRxrHdrSF & ~_wRxrHdrEF & (_wRxrHdr[`TLP_TYPE_R] == `TLP_TYPE_REQ)) |
|
|
(wRxrHdrMCP & ~wRxrHdrEF);
|
|
|
|
assign _wRxrHdrStartMask = {4{_wRxrHdr[`TLP_PAYBIT_I]}} << (_wRxrHdrSF ? _wRxrHdrDataSoff[1:0] : 0);
|
|
|
|
assign wRxrDataWordEnable = wRxrHdrEndMask & wRxrHdrStartMask & {4{wRxrDataValid}};
|
|
assign wRxrDataValid = wRxrHdrSCP | wRxrHdrMCP;
|
|
assign wRxrDataStartFlag = wRxrHdrSF;
|
|
assign wRxrDataEndFlag = wRxrHdrEF;
|
|
assign wRxrDataStartOffset = wRxrHdrDataSoff;
|
|
assign wRxrMetaFdwbe = wRxrHdr[`TLP_REQFBE_R];
|
|
assign wRxrMetaLdwbe = wRxrHdr[`TLP_REQLBE_R];
|
|
assign wRxrMetaTC = wRxrHdr[`TLP_TC_R];
|
|
assign wRxrMetaAttr = {wRxrHdr[`TLP_ATTR1_R], wRxrHdr[`TLP_ATTR0_R]};
|
|
assign wRxrMetaTag = wRxrHdr[`TLP_REQTAG_R];
|
|
assign wRxrMetaAddr = wRxrHdr[`TLP_REQADDRDW0_I +: `TLP_REQADDR_W];/* TODO: REQADDR_R*/
|
|
assign wRxrMetaRequesterId = wRxrHdr[`TLP_REQREQID_R];
|
|
assign wRxrMetaLength = wRxrHdr[`TLP_LEN_R];
|
|
assign wRxrMetaEP = wRxrHdr[`TLP_EP_R];
|
|
assign wRxrMetaType = tlp_to_trellis_type({wRxrHdr[`TLP_FMT_R],wRxrHdr[`TLP_TYPE_R]});
|
|
|
|
assign RXR_DATA = RX_SR_DATA[C_PCI_DATA_WIDTH*C_TOTAL_STAGES +: C_PCI_DATA_WIDTH];
|
|
assign RXR_DATA_END_OFFSET = RX_SR_END_OFFSET[`SIG_OFFSET_W*(C_TOTAL_STAGES) +: C_OFFSET_WIDTH];
|
|
|
|
always @(posedge CLK) begin
|
|
rStraddledSOP <= __wRxrHdrSOPStraddle;
|
|
// Set Straddled SOP Split when there is a straddled packet where the
|
|
// header is not contiguous. (Not sure if this is ever possible, but
|
|
// better safe than sorry assert Straddled SOP Split. See Virtex 6 PCIe
|
|
// errata.
|
|
if(__wRxrHdrSOP | RST_IN) begin
|
|
rStraddledSOPSplit <=0;
|
|
end else begin
|
|
rStraddledSOPSplit <= (__wRxrHdrSOPStraddle | rStraddledSOPSplit) & ~RX_SR_VALID[C_RX_INPUT_STAGES];
|
|
end
|
|
end
|
|
|
|
mux
|
|
#(
|
|
// Parameters
|
|
.C_NUM_INPUTS (2),
|
|
.C_CLOG_NUM_INPUTS (1),
|
|
.C_WIDTH (`TLP_MAXHDR_W),
|
|
.C_MUX_TYPE ("SELECT")
|
|
/*AUTOINSTPARAM*/)
|
|
hdr_mux
|
|
(
|
|
// Outputs
|
|
.MUX_OUTPUT (__wRxrHdr[`TLP_MAXHDR_W-1:0]),
|
|
// Inputs
|
|
.MUX_INPUTS ({__wRxrHdrStraddled[`TLP_MAXHDR_W-1:0],
|
|
__wRxrHdrNotStraddled[`TLP_MAXHDR_W-1:0]}),
|
|
.MUX_SELECT (rStraddledSOP | rStraddledSOPSplit)
|
|
/*AUTOINST*/);
|
|
|
|
register
|
|
#(
|
|
// Parameters
|
|
.C_WIDTH (64 + 1),
|
|
.C_VALUE (0)
|
|
/*AUTOINSTPARAM*/)
|
|
hdr_register_63_0
|
|
(
|
|
// Outputs
|
|
.RD_DATA ({_wRxrHdr[C_STRADDLE_W-1:0], _wRxrHdrValid}),
|
|
|
|
// Inputs
|
|
.WR_DATA ({__wRxrHdr[C_STRADDLE_W-1:0], __wRxrHdrValid}),
|
|
.WR_EN (__wRxrHdrSOP | rStraddledSOP),
|
|
.RST_IN (RST_IN), // TODO: Remove
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK));
|
|
|
|
|
|
register
|
|
#(
|
|
// Parameters
|
|
.C_WIDTH (3),
|
|
.C_VALUE (0)
|
|
/*AUTOINSTPARAM*/)
|
|
sf4dwh
|
|
(
|
|
// Outputs
|
|
.RD_DATA ({_wRxrHdr4DWHWDataSF, _wRxrHdrSOPStraddle,_wRxrHdrSOP}),
|
|
// Inputs
|
|
.WR_DATA ({__wRxrHdr4DWHWDataSF,rStraddledSOP,__wRxrHdrSOP}),
|
|
.WR_EN (1),
|
|
.RST_IN (RST_IN), // TODO: Remove
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK));
|
|
|
|
register
|
|
#(
|
|
// Parameters
|
|
.C_WIDTH (1),
|
|
.C_VALUE (0)
|
|
/*AUTOINSTPARAM*/)
|
|
delayed_sop
|
|
(
|
|
// Outputs
|
|
.RD_DATA ({_wRxrHdrDelayedSOP}),
|
|
// Inputs
|
|
.WR_DATA ({__wRxrHdrSOP}),
|
|
.WR_EN (RX_SR_VALID[C_RX_INPUT_STAGES]),
|
|
.RST_IN (RST_IN), // TODO: Remove
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK));
|
|
|
|
register
|
|
#(
|
|
// Parameters
|
|
.C_WIDTH (64),
|
|
.C_VALUE (0)
|
|
/*AUTOINSTPARAM*/)
|
|
hdr_register_127_64
|
|
(
|
|
// Outputs
|
|
.RD_DATA (_wRxrHdr[`TLP_MAXHDR_W-1:C_STRADDLE_W]),
|
|
// Inputs
|
|
.WR_DATA (__wRxrHdr[`TLP_MAXHDR_W-1:C_STRADDLE_W]),
|
|
.WR_EN (__wRxrHdrSOP | rStraddledSOP | rStraddledSOPSplit), // Non straddled start, Straddled, or straddled split
|
|
.RST_IN (RST_IN), // TODO: Remove
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK));
|
|
|
|
// ----- Computation Register -----
|
|
register
|
|
#(
|
|
// Parameters
|
|
.C_WIDTH (64 + 4),/* TODO: TLP_METADATA_W*/
|
|
.C_VALUE (0)
|
|
/*AUTOINSTPARAM*/)
|
|
metadata
|
|
(// Outputs
|
|
.RD_DATA ({wRxrHdr[`TLP_REQMETADW0_I +: 64],
|
|
wRxrHdrSF,wRxrHdrDataSoff,
|
|
wRxrHdrEF}),/* TODO: TLP_METADATA_R and other signals*/
|
|
// Inputs
|
|
.RST_IN (0),/* TODO: Never need to reset?*/
|
|
.WR_DATA ({_wRxrHdr[`TLP_REQMETADW0_I +: 64],
|
|
_wRxrHdrSF,_wRxrHdrDataSoff[1:0],
|
|
_wRxrHdrEF}),/* TODO: TLP_METADATA_R*/
|
|
.WR_EN (1),
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK));
|
|
|
|
register
|
|
#(
|
|
// Parameters
|
|
.C_WIDTH (3+8),
|
|
.C_VALUE (0)
|
|
/*AUTOINSTPARAM*/)
|
|
metadata_valid
|
|
(// Output
|
|
.RD_DATA ({wRxrHdrValid,
|
|
wRxrHdrSCP, wRxrHdrMCP,
|
|
wRxrHdrEndMask, wRxrHdrStartMask}),
|
|
// Inputs
|
|
.RST_IN (RST_IN),
|
|
.WR_DATA ({_wRxrHdrValid,
|
|
_wRxrHdrSCP, _wRxrHdrMCP,
|
|
_wRxrHdrEndMask, _wRxrHdrStartMask}),
|
|
.WR_EN (1),
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK));
|
|
|
|
register
|
|
#(
|
|
// Parameters
|
|
.C_WIDTH (`SIG_ADDR_W/2),
|
|
.C_VALUE (0)
|
|
/*AUTOINSTPARAM*/)
|
|
addr_63_32
|
|
(// Outputs
|
|
.RD_DATA (wRxrHdr[`TLP_REQADDRHI_R]),
|
|
// Inputs
|
|
.RST_IN (~_wRxrHdr[`TLP_4DWHBIT_I]),
|
|
.WR_DATA (_wRxrHdr[`TLP_REQADDRLO_R]), // Instead of a mux, we'll use the reset
|
|
.WR_EN (1),
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK));
|
|
|
|
register
|
|
#(
|
|
// Parameters
|
|
.C_WIDTH (`SIG_ADDR_W/2),
|
|
.C_VALUE (0)
|
|
/*AUTOINSTPARAM*/)
|
|
addr_31_0
|
|
(// Outputs
|
|
.RD_DATA (wRxrHdr[`TLP_REQADDRLO_R]),
|
|
// Inputs
|
|
.RST_IN (0),// Never need to reset
|
|
.WR_DATA (_wRxrHdr[`TLP_4DWHBIT_I] ? _wRxrHdr[`TLP_REQADDRHI_R] : _wRxrHdr[`TLP_REQADDRLO_R]),
|
|
.WR_EN (1),
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK));
|
|
|
|
offset_to_mask
|
|
#(// Parameters
|
|
.C_MASK_SWAP (0),
|
|
.C_MASK_WIDTH (4)
|
|
/*AUTOINSTPARAM*/)
|
|
o2m_ef
|
|
(
|
|
// Outputs
|
|
.MASK (_wRxrHdrEndMask),
|
|
// Inputs
|
|
.OFFSET_ENABLE (_wRxrHdrEF),
|
|
.OFFSET (_wRxrHdrDataEoff)
|
|
/*AUTOINST*/);
|
|
|
|
pipeline
|
|
#(
|
|
// Parameters
|
|
.C_DEPTH (C_RX_OUTPUT_STAGES),
|
|
.C_WIDTH (C_OUTPUT_STAGE_WIDTH),// TODO:
|
|
.C_USE_MEMORY (0)
|
|
/*AUTOINSTPARAM*/)
|
|
output_pipeline
|
|
(
|
|
// Outputs
|
|
.WR_DATA_READY (), // Pinned to 1
|
|
.RD_DATA ({RXR_DATA_WORD_ENABLE, RXR_DATA_START_FLAG, RXR_DATA_START_OFFSET,
|
|
RXR_DATA_END_FLAG,
|
|
RXR_META_FDWBE, RXR_META_LDWBE, RXR_META_TC,
|
|
RXR_META_ATTR, RXR_META_TAG, RXR_META_TYPE,
|
|
RXR_META_ADDR, RXR_META_BAR_DECODED, RXR_META_REQUESTER_ID,
|
|
RXR_META_LENGTH, RXR_META_EP}),
|
|
.RD_DATA_VALID (RXR_DATA_VALID),
|
|
// Inputs
|
|
.WR_DATA ({wRxrDataWordEnable, wRxrDataStartFlag, wRxrDataStartOffset,
|
|
wRxrDataEndFlag,
|
|
wRxrMetaFdwbe, wRxrMetaLdwbe, wRxrMetaTC,
|
|
wRxrMetaAttr, wRxrMetaTag, wRxrMetaType,
|
|
wRxrMetaAddr, wRxrMetaBarDecoded, wRxrMetaRequesterId,
|
|
wRxrMetaLength, wRxrMetaEP}),
|
|
.WR_DATA_VALID (wRxrDataValid),
|
|
.RD_DATA_READY (1'b1),
|
|
/*AUTOINST*/
|
|
// Inputs
|
|
.CLK (CLK),
|
|
.RST_IN (RST_IN));
|
|
endmodule
|
|
// Local Variables:
|
|
// verilog-library-directories:("." "../../../common")
|
|
// End:
|