mirror of
https://github.com/alexforencich/verilog-axi.git
synced 2025-01-14 06:42:55 +08:00
88 lines
2.9 KiB
Makefile
88 lines
2.9 KiB
Makefile
|
# Copyright (c) 2020 Alex Forencich
|
||
|
#
|
||
|
# Permission is hereby granted, free of charge, to any person obtaining a copy
|
||
|
# of this software and associated documentation files (the "Software"), to deal
|
||
|
# in the Software without restriction, including without limitation the rights
|
||
|
# to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
||
|
# copies of the Software, and to permit persons to whom the Software is
|
||
|
# furnished to do so, subject to the following conditions:
|
||
|
#
|
||
|
# The above copyright notice and this permission notice shall be included in
|
||
|
# all copies or substantial portions of the Software.
|
||
|
#
|
||
|
# THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||
|
# IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
|
||
|
# FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
||
|
# AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
||
|
# LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
||
|
# OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
||
|
# THE SOFTWARE.
|
||
|
|
||
|
TOPLEVEL_LANG = verilog
|
||
|
|
||
|
SIM ?= icarus
|
||
|
WAVES ?= 0
|
||
|
|
||
|
COCOTB_HDL_TIMEUNIT = 1ns
|
||
|
COCOTB_HDL_TIMEPRECISION = 1ps
|
||
|
|
||
|
DUT = axi_dp_ram
|
||
|
TOPLEVEL = $(DUT)
|
||
|
MODULE = test_$(DUT)
|
||
|
VERILOG_SOURCES += ../../rtl/$(DUT).v
|
||
|
VERILOG_SOURCES += ../../rtl/axi_ram_wr_rd_if.v
|
||
|
VERILOG_SOURCES += ../../rtl/axi_ram_wr_if.v
|
||
|
VERILOG_SOURCES += ../../rtl/axi_ram_rd_if.v
|
||
|
|
||
|
# module parameters
|
||
|
export PARAM_DATA_WIDTH ?= 32
|
||
|
export PARAM_ADDR_WIDTH ?= 16
|
||
|
export PARAM_STRB_WIDTH ?= $(shell expr $(PARAM_DATA_WIDTH) / 8 )
|
||
|
export PARAM_ID_WIDTH ?= 8
|
||
|
export PARAM_PIPELINE_OUTPUT ?= 0
|
||
|
|
||
|
SIM_BUILD ?= sim_build_$(MODULE)-$(PARAM_DATA_WIDTH)
|
||
|
|
||
|
ifeq ($(SIM), icarus)
|
||
|
PLUSARGS += -fst
|
||
|
|
||
|
COMPILE_ARGS += -P $(TOPLEVEL).DATA_WIDTH=$(PARAM_DATA_WIDTH)
|
||
|
COMPILE_ARGS += -P $(TOPLEVEL).ADDR_WIDTH=$(PARAM_ADDR_WIDTH)
|
||
|
COMPILE_ARGS += -P $(TOPLEVEL).STRB_WIDTH=$(PARAM_STRB_WIDTH)
|
||
|
COMPILE_ARGS += -P $(TOPLEVEL).ID_WIDTH=$(PARAM_ID_WIDTH)
|
||
|
COMPILE_ARGS += -P $(TOPLEVEL).PIPELINE_OUTPUT=$(PARAM_PIPELINE_OUTPUT)
|
||
|
|
||
|
ifeq ($(WAVES), 1)
|
||
|
VERILOG_SOURCES += iverilog_dump.v
|
||
|
COMPILE_ARGS += -s iverilog_dump
|
||
|
endif
|
||
|
else ifeq ($(SIM), verilator)
|
||
|
COMPILE_ARGS += -Wno-SELRANGE -Wno-WIDTH -Wno-CASEINCOMPLETE
|
||
|
|
||
|
COMPILE_ARGS += -GDATA_WIDTH=$(PARAM_DATA_WIDTH)
|
||
|
COMPILE_ARGS += -GADDR_WIDTH=$(PARAM_ADDR_WIDTH)
|
||
|
COMPILE_ARGS += -GSTRB_WIDTH=$(PARAM_STRB_WIDTH)
|
||
|
COMPILE_ARGS += -GID_WIDTH=$(PARAM_ID_WIDTH)
|
||
|
COMPILE_ARGS += -GPIPELINE_OUTPUT=$(PARAM_PIPELINE_OUTPUT)
|
||
|
|
||
|
ifeq ($(WAVES), 1)
|
||
|
COMPILE_ARGS += --trace-fst
|
||
|
endif
|
||
|
endif
|
||
|
|
||
|
iverilog_dump.v:
|
||
|
echo 'module iverilog_dump();' > $@
|
||
|
echo 'initial begin' >> $@
|
||
|
echo ' $$dumpfile("$(TOPLEVEL).fst");' >> $@
|
||
|
echo ' $$dumpvars(0, $(TOPLEVEL));' >> $@
|
||
|
echo 'end' >> $@
|
||
|
echo 'endmodule' >> $@
|
||
|
|
||
|
clean::
|
||
|
@rm -rf sim_build_*
|
||
|
@rm -rf iverilog_dump.v
|
||
|
@rm -rf dump.fst $(TOPLEVEL).fst
|
||
|
|
||
|
include $(shell cocotb-config --makefiles)/Makefile.sim
|
||
|
|