/* Copyright (c) 2018 Alex Forencich Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions: The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ // Language: Verilog 2001 `timescale 1ns / 1ps /* * Testbench for axi_fifo_wr */ module test_axi_fifo_wr_delay; // Parameters parameter DATA_WIDTH = 32; parameter ADDR_WIDTH = 16; parameter STRB_WIDTH = (DATA_WIDTH/8); parameter ID_WIDTH = 8; parameter AWUSER_ENABLE = 0; parameter AWUSER_WIDTH = 1; parameter WUSER_ENABLE = 0; parameter WUSER_WIDTH = 1; parameter BUSER_ENABLE = 0; parameter BUSER_WIDTH = 1; parameter FIFO_DEPTH = 32; parameter FIFO_DELAY = 1; // Inputs reg clk = 0; reg rst = 0; reg [7:0] current_test = 0; reg [ID_WIDTH-1:0] s_axi_awid = 0; reg [ADDR_WIDTH-1:0] s_axi_awaddr = 0; reg [7:0] s_axi_awlen = 0; reg [2:0] s_axi_awsize = 0; reg [1:0] s_axi_awburst = 0; reg s_axi_awlock = 0; reg [3:0] s_axi_awcache = 0; reg [2:0] s_axi_awprot = 0; reg [3:0] s_axi_awqos = 0; reg [3:0] s_axi_awregion = 0; reg [AWUSER_WIDTH-1:0] s_axi_awuser = 0; reg s_axi_awvalid = 0; reg [DATA_WIDTH-1:0] s_axi_wdata = 0; reg [STRB_WIDTH-1:0] s_axi_wstrb = 0; reg s_axi_wlast = 0; reg [WUSER_WIDTH-1:0] s_axi_wuser = 0; reg s_axi_wvalid = 0; reg s_axi_bready = 0; reg m_axi_awready = 0; reg m_axi_wready = 0; reg [ID_WIDTH-1:0] m_axi_bid = 0; reg [1:0] m_axi_bresp = 0; reg [BUSER_WIDTH-1:0] m_axi_buser = 0; reg m_axi_bvalid = 0; // Outputs wire s_axi_awready; wire s_axi_wready; wire [ID_WIDTH-1:0] s_axi_bid; wire [1:0] s_axi_bresp; wire [BUSER_WIDTH-1:0] s_axi_buser; wire s_axi_bvalid; wire [ID_WIDTH-1:0] m_axi_awid; wire [ADDR_WIDTH-1:0] m_axi_awaddr; wire [7:0] m_axi_awlen; wire [2:0] m_axi_awsize; wire [1:0] m_axi_awburst; wire m_axi_awlock; wire [3:0] m_axi_awcache; wire [2:0] m_axi_awprot; wire [3:0] m_axi_awqos; wire [3:0] m_axi_awregion; wire [AWUSER_WIDTH-1:0] m_axi_awuser; wire m_axi_awvalid; wire [DATA_WIDTH-1:0] m_axi_wdata; wire [STRB_WIDTH-1:0] m_axi_wstrb; wire m_axi_wlast; wire [WUSER_WIDTH-1:0] m_axi_wuser; wire m_axi_wvalid; wire m_axi_bready; initial begin // myhdl integration $from_myhdl( clk, rst, current_test, s_axi_awid, s_axi_awaddr, s_axi_awlen, s_axi_awsize, s_axi_awburst, s_axi_awlock, s_axi_awcache, s_axi_awprot, s_axi_awqos, s_axi_awregion, s_axi_awuser, s_axi_awvalid, s_axi_wdata, s_axi_wstrb, s_axi_wlast, s_axi_wuser, s_axi_wvalid, s_axi_bready, m_axi_awready, m_axi_wready, m_axi_bid, m_axi_bresp, m_axi_buser, m_axi_bvalid ); $to_myhdl( s_axi_awready, s_axi_wready, s_axi_bid, s_axi_bresp, s_axi_buser, s_axi_bvalid, m_axi_awid, m_axi_awaddr, m_axi_awlen, m_axi_awsize, m_axi_awburst, m_axi_awlock, m_axi_awcache, m_axi_awprot, m_axi_awqos, m_axi_awregion, m_axi_awuser, m_axi_awvalid, m_axi_wdata, m_axi_wstrb, m_axi_wlast, m_axi_wuser, m_axi_wvalid, m_axi_bready ); // dump file $dumpfile("test_axi_fifo_wr_delay.lxt"); $dumpvars(0, test_axi_fifo_wr_delay); end axi_fifo_wr #( .DATA_WIDTH(DATA_WIDTH), .ADDR_WIDTH(ADDR_WIDTH), .STRB_WIDTH(STRB_WIDTH), .ID_WIDTH(ID_WIDTH), .AWUSER_ENABLE(AWUSER_ENABLE), .AWUSER_WIDTH(AWUSER_WIDTH), .WUSER_ENABLE(WUSER_ENABLE), .WUSER_WIDTH(WUSER_WIDTH), .BUSER_ENABLE(BUSER_ENABLE), .BUSER_WIDTH(BUSER_WIDTH), .FIFO_DEPTH(FIFO_DEPTH), .FIFO_DELAY(FIFO_DELAY) ) UUT ( .clk(clk), .rst(rst), .s_axi_awid(s_axi_awid), .s_axi_awaddr(s_axi_awaddr), .s_axi_awlen(s_axi_awlen), .s_axi_awsize(s_axi_awsize), .s_axi_awburst(s_axi_awburst), .s_axi_awlock(s_axi_awlock), .s_axi_awcache(s_axi_awcache), .s_axi_awprot(s_axi_awprot), .s_axi_awqos(s_axi_awqos), .s_axi_awregion(s_axi_awregion), .s_axi_awuser(s_axi_awuser), .s_axi_awvalid(s_axi_awvalid), .s_axi_awready(s_axi_awready), .s_axi_wdata(s_axi_wdata), .s_axi_wstrb(s_axi_wstrb), .s_axi_wlast(s_axi_wlast), .s_axi_wuser(s_axi_wuser), .s_axi_wvalid(s_axi_wvalid), .s_axi_wready(s_axi_wready), .s_axi_bid(s_axi_bid), .s_axi_bresp(s_axi_bresp), .s_axi_buser(s_axi_buser), .s_axi_bvalid(s_axi_bvalid), .s_axi_bready(s_axi_bready), .m_axi_awid(m_axi_awid), .m_axi_awaddr(m_axi_awaddr), .m_axi_awlen(m_axi_awlen), .m_axi_awsize(m_axi_awsize), .m_axi_awburst(m_axi_awburst), .m_axi_awlock(m_axi_awlock), .m_axi_awcache(m_axi_awcache), .m_axi_awprot(m_axi_awprot), .m_axi_awqos(m_axi_awqos), .m_axi_awregion(m_axi_awregion), .m_axi_awuser(m_axi_awuser), .m_axi_awvalid(m_axi_awvalid), .m_axi_awready(m_axi_awready), .m_axi_wdata(m_axi_wdata), .m_axi_wstrb(m_axi_wstrb), .m_axi_wlast(m_axi_wlast), .m_axi_wuser(m_axi_wuser), .m_axi_wvalid(m_axi_wvalid), .m_axi_wready(m_axi_wready), .m_axi_bid(m_axi_bid), .m_axi_bresp(m_axi_bresp), .m_axi_buser(m_axi_buser), .m_axi_bvalid(m_axi_bvalid), .m_axi_bready(m_axi_bready) ); endmodule