verilog-ethernet/tb/test_ll_axis_bridge.v

98 lines
2.4 KiB
Coq
Raw Normal View History

2014-09-13 21:23:11 -07:00
/*
2018-02-26 12:25:20 -08:00
Copyright (c) 2014-2018 Alex Forencich
2014-09-13 21:23:11 -07:00
Permission is hereby granted, free of charge, to any person obtaining a copy
of this software and associated documentation files (the "Software"), to deal
in the Software without restriction, including without limitation the rights
to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
copies of the Software, and to permit persons to whom the Software is
furnished to do so, subject to the following conditions:
The above copyright notice and this permission notice shall be included in
all copies or substantial portions of the Software.
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
THE SOFTWARE.
*/
// Language: Verilog 2001
2016-09-12 13:38:34 -07:00
`timescale 1ns / 1ps
2014-09-13 21:23:11 -07:00
2016-09-12 13:38:34 -07:00
/*
* Testbench for ll_axis_bridge
*/
2014-09-13 21:23:11 -07:00
module test_ll_axis_bridge;
2016-09-12 13:38:34 -07:00
// Parameters
parameter DATA_WIDTH = 8;
2014-09-13 21:23:11 -07:00
// Inputs
reg clk = 0;
reg rst = 0;
reg [7:0] current_test = 0;
2016-09-12 13:38:34 -07:00
reg [DATA_WIDTH-1:0] ll_data_in = 0;
2014-09-13 21:23:11 -07:00
reg ll_sof_in_n = 1;
reg ll_eof_in_n = 1;
reg ll_src_rdy_in_n = 1;
2018-10-25 11:19:28 -07:00
reg m_axis_tready = 0;
2014-09-13 21:23:11 -07:00
// Outputs
wire ll_dst_rdy_out_n;
2018-10-25 11:19:28 -07:00
wire [DATA_WIDTH-1:0] m_axis_tdata;
wire m_axis_tvalid;
wire m_axis_tlast;
2014-09-13 21:23:11 -07:00
initial begin
// myhdl integration
2016-09-12 13:38:34 -07:00
$from_myhdl(
clk,
rst,
current_test,
ll_data_in,
ll_sof_in_n,
ll_eof_in_n,
ll_src_rdy_in_n,
2018-10-25 11:19:28 -07:00
m_axis_tready
2016-09-12 13:38:34 -07:00
);
$to_myhdl(
2018-10-25 11:19:28 -07:00
m_axis_tdata,
m_axis_tvalid,
m_axis_tlast,
2016-09-12 13:38:34 -07:00
ll_dst_rdy_out_n
);
2014-09-13 21:23:11 -07:00
// dump file
$dumpfile("test_ll_axis_bridge.lxt");
$dumpvars(0, test_ll_axis_bridge);
end
2016-09-12 13:38:34 -07:00
ll_axis_bridge #(
.DATA_WIDTH(DATA_WIDTH)
)
2014-09-13 21:23:11 -07:00
UUT (
.clk(clk),
.rst(rst),
// locallink input
.ll_data_in(ll_data_in),
.ll_sof_in_n(ll_sof_in_n),
.ll_eof_in_n(ll_eof_in_n),
.ll_src_rdy_in_n(ll_src_rdy_in_n),
.ll_dst_rdy_out_n(ll_dst_rdy_out_n),
// axi output
2018-10-25 11:19:28 -07:00
.m_axis_tdata(m_axis_tdata),
.m_axis_tvalid(m_axis_tvalid),
.m_axis_tready(m_axis_tready),
.m_axis_tlast(m_axis_tlast)
2014-09-13 21:23:11 -07:00
);
endmodule