mirror of
https://github.com/alexforencich/verilog-ethernet.git
synced 2025-01-28 07:03:08 +08:00
Update example design
This commit is contained in:
parent
2a2d8ac966
commit
220e04d1a7
@ -21,8 +21,7 @@ SYN_FILES += lib/eth/rtl/eth_mac_10g.v
|
|||||||
SYN_FILES += lib/eth/rtl/axis_xgmii_rx_64.v
|
SYN_FILES += lib/eth/rtl/axis_xgmii_rx_64.v
|
||||||
SYN_FILES += lib/eth/rtl/axis_xgmii_tx_64.v
|
SYN_FILES += lib/eth/rtl/axis_xgmii_tx_64.v
|
||||||
SYN_FILES += lib/eth/rtl/lfsr.v
|
SYN_FILES += lib/eth/rtl/lfsr.v
|
||||||
SYN_FILES += lib/eth/rtl/eth_axis_rx_64.v
|
SYN_FILES += lib/eth/rtl/eth_axis_rx.v
|
||||||
SYN_FILES += lib/eth/rtl/eth_axis_tx_64.v
|
|
||||||
SYN_FILES += lib/eth/lib/axis/rtl/axis_crosspoint.v
|
SYN_FILES += lib/eth/lib/axis/rtl/axis_crosspoint.v
|
||||||
SYN_FILES += lib/eth/lib/axis/rtl/axis_async_fifo.v
|
SYN_FILES += lib/eth/lib/axis/rtl/axis_async_fifo.v
|
||||||
SYN_FILES += lib/eth/lib/axis/rtl/axis_async_fifo_adapter.v
|
SYN_FILES += lib/eth/lib/axis/rtl/axis_async_fifo_adapter.v
|
||||||
|
@ -309,8 +309,11 @@ eth_mac_fifo_inst (
|
|||||||
.ifg_delay(12)
|
.ifg_delay(12)
|
||||||
);
|
);
|
||||||
|
|
||||||
eth_axis_rx_64
|
eth_axis_rx #(
|
||||||
eth_axis_rx_inst (
|
.DATA_WIDTH(64),
|
||||||
|
.KEEP_WIDTH(8)
|
||||||
|
)
|
||||||
|
eth_axis_rxinst (
|
||||||
.clk(clk),
|
.clk(clk),
|
||||||
.rst(rst),
|
.rst(rst),
|
||||||
// AXI input
|
// AXI input
|
||||||
|
@ -40,8 +40,7 @@ srcs.append("../lib/eth/rtl/eth_mac_10g.v")
|
|||||||
srcs.append("../lib/eth/rtl/axis_xgmii_rx_64.v")
|
srcs.append("../lib/eth/rtl/axis_xgmii_rx_64.v")
|
||||||
srcs.append("../lib/eth/rtl/axis_xgmii_tx_64.v")
|
srcs.append("../lib/eth/rtl/axis_xgmii_tx_64.v")
|
||||||
srcs.append("../lib/eth/rtl/lfsr.v")
|
srcs.append("../lib/eth/rtl/lfsr.v")
|
||||||
srcs.append("../lib/eth/rtl/eth_axis_rx_64.v")
|
srcs.append("../lib/eth/rtl/eth_axis_rx.v")
|
||||||
srcs.append("../lib/eth/rtl/eth_axis_tx_64.v")
|
|
||||||
srcs.append("../lib/eth/lib/axis/rtl/axis_crosspoint.v")
|
srcs.append("../lib/eth/lib/axis/rtl/axis_crosspoint.v")
|
||||||
srcs.append("../lib/eth/lib/axis/rtl/axis_async_fifo.v")
|
srcs.append("../lib/eth/lib/axis/rtl/axis_async_fifo.v")
|
||||||
srcs.append("../lib/eth/lib/axis/rtl/axis_async_fifo_adapter.v")
|
srcs.append("../lib/eth/lib/axis/rtl/axis_async_fifo_adapter.v")
|
||||||
|
Loading…
x
Reference in New Issue
Block a user