2021-02-06 15:15:34 -08:00
..
2020-09-18 01:20:42 -07:00
2020-09-29 18:29:27 -07:00
2020-09-18 01:20:42 -07:00
2020-09-18 01:20:42 -07:00
2020-09-18 01:20:42 -07:00
2021-02-06 15:15:34 -08:00
2020-09-18 01:20:42 -07:00
2020-09-18 01:20:42 -07:00

Verilog Ethernet Alveo U250 Example Design

Introduction

This example design targets the Xilinx Alveo U250 FPGA board.

The design by default listens to UDP port 1234 at IP address 192.168.1.128 and will echo back any packets received. The design will also respond correctly to ARP requests. The design also enables the gigabit Ethernet interface for testing with a QSFP loopback adapter.

FPGA: xcu250-figd2104-2-e PHY: 10G BASE-R PHY IP core and internal GTY transceiver

How to build

Run make to build. Ensure that the Xilinx Vivado toolchain components are in PATH.

How to test

Run make program to program the Alveo U250 board with Vivado. Then run netcat -u 192.168.1.128 1234 to open a UDP connection to port 1234. Any text entered into netcat will be echoed back after pressing enter.